ARM Cortex-A5 NEON Media Processing Engine


Copyright © 2009, 2010, 2015 ARM. All rights reserved.

Release Information

<table>
<thead>
<tr>
<th>Issue</th>
<th>Date</th>
<th>Confidentiality</th>
<th>Change</th>
</tr>
</thead>
<tbody>
<tr>
<td>A</td>
<td>18 December 2009</td>
<td>Non-Confidential</td>
<td>First release for r0p0</td>
</tr>
<tr>
<td>B</td>
<td>30 September 2010</td>
<td>Non-Confidential</td>
<td>First release for r0p1</td>
</tr>
<tr>
<td>0001-00</td>
<td>15 April 2015</td>
<td>Non-Confidential</td>
<td>Source content converted to DITA. Document number changed to 100304. No technical changes have been made to the contents of the book.</td>
</tr>
</tbody>
</table>

Non-Confidential Proprietary Notice

This document is protected by copyright and other related rights and the practice or implementation of the information contained in this document may be protected by one or more patents or pending patent applications. No part of this document may be reproduced in any form by any means without the express prior written permission of ARM. **No license, express or implied, by estoppel or otherwise to any intellectual property rights is granted by this document unless specifically stated.**

Your access to the information in this document is conditional upon your acceptance that you will not use or permit others to use the information for the purposes of determining whether implementations infringe any third party patents.

**THIS DOCUMENT IS PROVIDED “AS IS”. ARM PROVIDES NO REPRESENTATIONS AND NO WARRANTIES, EXPRESS, IMPLIED OR STATUTORY, INCLUDING, WITHOUT LIMITATION, THE IMPLIED WARRANTIES OF MERCHANTABILITY, SATISFACTORY QUALITY, NON-INFRINGEMENT OR FITNESS FOR A PARTICULAR PURPOSE WITH RESPECT TO THE DOCUMENT.** For the avoidance of doubt, ARM makes no representation with respect to, and has undertaken no analysis to identify or understand the scope and content of, third party patents, copyrights, trade secrets, or other rights.

This document may include technical inaccuracies or typographical errors.

**TO THE EXTENT NOT PROHIBITED BY LAW, IN NO EVENT WILL ARM BE LIABLE FOR ANY DAMAGES, INCLUDING WITHOUT LIMITATION ANY DIRECT, INDIRECT, SPECIAL, INCIDENTAL, PUNITIVE, OR CONSEQUENTIAL DAMAGES, HOWEVER CAUSED AND REGARDLESS OF THE THEORY OF LIABILITY, ARISING OUT OF ANY USE OF THIS DOCUMENT, EVEN IF ARM HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.**

This document consists solely of commercial items. You shall be responsible for ensuring that any use, duplication or disclosure of this document complies fully with any relevant export laws and regulations to assure that this document or any portion thereof is not exported, directly or indirectly, in violation of such export laws. Use of the word “partner” in reference to ARM’s customers is not intended to create or refer to any partnership relationship with any other company. ARM may make changes to this document at any time and without notice.

If any of the provisions contained in these terms conflict with any of the provisions of any signed written agreement covering this document with ARM, then the signed written agreement prevails over and supersedes the conflicting provisions of these terms. This document may be translated into other languages for convenience, and you agree that if there is any conflict between the English version of this document and any translation, the terms of the English version of the Agreement shall prevail.

Words and logos marked with ® or ™ are registered trademarks or trademarks of ARM Limited or its affiliates in the EU and/or elsewhere. All rights reserved. Other brands and names mentioned in this document may be the trademarks of their respective owners. Please follow ARM’s trademark usage guidelines at [http://www.arm.com/about/trademark-usage-guidelines.php](http://www.arm.com/about/trademark-usage-guidelines.php)

Copyright © [2009, 2010, 2015], ARM Limited or its affiliates. All rights reserved.


110 Fulbourn Road, Cambridge, England CB1 9NJ.

LES-PRE-20349
Confidentiality Status
This document is Non-Confidential. The right to use, copy and disclose this document may be subject to license restrictions in accordance with the terms of the agreement entered into by ARM and the party that ARM delivered this document to.

Unrestricted Access is an ARM internal classification.

Product Status
The information in this document is Final, that is for a developed product.

Web Address
http://www.arm.com
Contents

ARM® Cortex®-A5 NEON Media Processing Engine

Preface

About this book ................................................................. 6
Feedback ............................................................................. 9

Chapter 1

Introduction

1.1 About the Cortex-A5 NEON MPE ........................................... 1-11
1.2 Applications ........................................................................ 1-12
1.3 Product revisions ................................................................. 1-13

Chapter 2

Programmers Model

2.1 About the programmers model ........................................... 2-15
2.2 Advanced SIMD and VFP register access ......................... 2-17
2.3 Register summary .............................................................. 2-18
2.4 Register descriptions .......................................................... 2-19

Appendix A

Revisions

A.1 Revisions ........................................................................... Appx-A-26
Preface

This preface introduces the *ARM® Cortex®-A5 NEON Media Processing Engine Technical Reference Manual*.

It contains the following:

About this book

This book is for the Cortex-A5 Media Processing Engine (MPE).

Product revision status

The rmpn identifier indicates the revision status of the product described in this book, for example, r1p2, where:

rm Identifies the major revision of the product, for example, r1.
pn Identifies the minor revision or modification status of the product, for example, p2.

Intended audience

This book is written for system designers, system integrators, and verification engineers who are designing a System-on-Chip (SoC) device that uses the NEON MPE. The book describes the external functionality of the NEON MPE.

Using this book

This book is organized into the following chapters:

Chapter 1 Introduction
This chapter introduces the Cortex-A5 implementation of the ARM Single Instruction Multiple Data (SIMD) media processing architecture.

Chapter 2 Programmers Model
This chapter describes the implementation-specific features of the Cortex-A5 NEON MPE that are useful to programmers.

Appendix A Revisions
This appendix describes the technical changes between released issues of this book.

Glossary

The ARM Glossary is a list of terms used in ARM documentation, together with definitions for those terms. The ARM Glossary does not contain terms that are industry standard unless the ARM meaning differs from the generally accepted meaning.

See the ARM Glossary for more information.

Typographic conventions

italic Introduces special terminology, denotes cross-references, and citations.

bold Highlights interface elements, such as menu names. Denotes signal names. Also used for terms in descriptive lists, where appropriate.

monospace Denotes text that you can enter at the keyboard, such as commands, file and program names, and source code.

monospace bold Denotes a permitted abbreviation for a command or option. You can enter the underlined text instead of the full command or option name.

monospace italic Denotes arguments to monospace text where the argument is to be replaced by a specific value.

monospace bold Denotes language keywords when used outside example code.
Encloses replaceable terms for assembler syntax where they appear in code or code fragments. For example:

MRC p15, 0 <Rd>, <Crn>, <Crn>, <Opcode_2>

**SMALL CAPITALS**

Used in body text for a few terms that have specific technical meanings, that are defined in the *ARM glossary*. For example, IMPLEMENTATION DEFINED, IMPLEMENTATION SPECIFIC, UNKNOWN, and UNPREDICTABLE.

**Timing diagrams**

The following figure explains the components used in timing diagrams. Variations, when they occur, have clear labels. You must not assume any timing information that is not explicit in the diagrams.

Shaded bus and signal areas are undefined, so the bus or signal can assume any value within the shaded area at that time. The actual level is unimportant and does not affect normal operation.

![Figure 1 Key to timing diagram conventions](image)

**Signals**

The signal conventions are:

**Signal level**

The level of an asserted signal depends on whether the signal is active-HIGH or active-LOW. Asserted means:

- HIGH for active-HIGH signals.
- LOW for active-LOW signals.

**Lower-case n**

At the start or end of a signal name denotes an active-LOW signal.

**Additional reading**

This book contains information that is specific to this product. See the following documents for other relevant information.
ARM publications

- Cortex®-A5 Technical Reference Manual (ARM DDI 0433)
- Cortex®-A5 MPCore Technical Reference Manual (ARM DDI 0434)
- Cortex®-A5 Supplementary Datasheet (ARM DDI 0448)
- ARM® Cortex®-A5 Floating-Point Unit Technical Reference Manual (ARM 100302)
- Cortex®-A5 Configuration and Sign-Off Guide (ARM DII 0210)
- ARM® Cortex®-A5 Integration Manual (ARM 100312)
- CoreSight™ ETM-A5 Technical Reference Manual (ARM DDI 0435)
- CoreSight™ ETM-A5 Configuration and Sign-Off Guide (ARM DII 0212)
- CoreSight™ ETM-A5 Integration Manual (ARM DIT 0002)
- CoreSight™ Design Kit for Cortex®-A5 Integration Manual (ARM DIT 0003)
- CoreSight™ Embedded Trace Macrocell v3.5 Architecture Specification (ARM IHI 0014)
- AMBA® AXI Protocol v1.0 Specification (ARM IHI 0022)
- ARM® Generic Interrupt Controller Architecture Specification (ARM IHI 0048)
- RealView ICE User Guide (ARM DUI 0155)
- Intelligent Energy Controller Technical Overview (ARM DTO 0005)
- CoreSight™ Architecture Specification (ARM IHI 0029)
- CoreSight™ Technology System Design Guide (ARM DGI 0012)
- Cortex®-A5 NEON MPE Release Note (AT552-DC-06003).

Other publications

Feedback

Feedback on this product

If you have any comments or suggestions about this product, contact your supplier and give:
• The product name.
• The product revision or version.
• An explanation with as much information as you can provide. Include symptoms and diagnostic procedures if appropriate.

Feedback on content

If you have comments on content then send an e-mail to errata@arm.com. Give:
• The title.
• The number ARM 100304_0001_00_en.
• The page number(s) to which your comments refer.
• A concise explanation of your comments.

ARM also welcomes general suggestions for additions and improvements.

Note

ARM tests the PDF only in Adobe Acrobat and Acrobat Reader, and cannot guarantee the quality of the represented document when used with any other PDF reader.
Chapter 1
Introduction

This chapter introduces the Cortex-A5 implementation of the ARM *Single Instruction Multiple Data* (SIMD) media processing architecture.

It contains the following sections:
- 1.1 *About the Cortex-A5 NEON MPE* on page 1-11.
- 1.2 *Applications* on page 1-12.
- 1.3 *Product revisions* on page 1-13.
1.1 About the Cortex-A5 NEON MPE

The Cortex-A5 NEON MPE extends the Cortex-A5 functionality to provide support for the ARM v7 Advanced SIMD v2 and Vector Floating-Point v4 (VFPv4) instruction sets.

The NEON MPE supports all addressing modes and operations that are described in the ARM® Architecture Reference Manual, ARMv7-A and ARMv7-R edition.

The NEON MPE features are:

- SIMD and scalar single-precision floating-point computation.
- Scalar double-precision floating-point computation.
- SIMD and scalar half-precision floating-point conversion.
- SIMD 8, 16, 32, and 64-bit signed and unsigned integer computation.
- 8 or 16-bit polynomial computation for single-bit coefficients.
- Structured data load capabilities.
- Large, shared register file, addressable as:
  - Thirty-two 32-bit S (single) registers.
  - Thirty-two 64-bit D (double) registers.

The operations include:

- Addition and subtraction.
- Multiplication with optional accumulation.
- Maximum or minimum value driven lane selection operations.
- Inverse square-root approximation.
- Comprehensive data-structure load instructions, including register-bank-resident table lookup.

This section contains the following subsections:

- 1.1.1 VFPv4 architecture hardware support on page 1-11.

1.1.1 VFPv4 architecture hardware support

The Cortex-A5 NEON MPE hardware supports single and double-precision add, subtract, multiply, divide, multiply and accumulate, fused multiply accumulate, and square root operations as described in the ARM VFPv4 architecture.

It provides conversions between 16-bit, 32-bit, and 64-bit floating-point formats and ARM integer word formats, with special operations to perform conversions in round-towards-zero mode for high-level language support.

All instructions are available in both the ARM and Thumb® instruction sets supported by the Cortex-A5 processor family.

ARMv7 deprecates the use of VFP vector mode. The Cortex-A5 NEON MPE hardware does not support VFP vector operations.

The Cortex-A5 NEON MPE provides high-speed VFP operation without support code. In this manual, the term vector refers to Advanced SIMD integer, polynomial and single-precision vector operations. The Cortex-A5 NEON MPE provides high speed VFP operation without support code. However, if an application requires VFP vector operation, then it must use support code. See the ARM® Architecture Reference Manual, ARMv7-A and ARMv7-R edition for information on VFP vector operation support.

Note

This manual gives information specific to the Cortex-A5 NEON MPE implementation of the ARM Advanced SIMD v2 and VFPv4 extensions. See the ARM® Architecture Reference Manual ARMv7-A and ARMv7-R edition for full instruction set and usage details.
1.2 Applications

The Cortex-A5 NEON MPE provides mixed-data type SIMD and high-performance scalar floating-point computation suitable for a wide spectrum of applications.

Example applications are:

- Personal digital assistants and smartphones for graphics, voice compression and decompression, user interfaces, Java interpretation, and Just In Time (JIT) compilation.
- Games machines for intensive three-dimensional graphics, digital audio and in-game physics effects such as gravity.
- Printers and MultiFunction Peripheral (MFP) controllers for high-definition color rendering.
- Set-top boxes for high-end digital audio and digital video, and interactive three-dimensional user interfaces.
- Automotive applications for engine management, power train computation, and in-car entertainment and navigation.
1.3 Product revisions

You can find information about the differences in functionality between product revisions.

- **r0p0**
  - First release.

- **r0p0-r0p1**
  - No functional changes.

- **r0p1-r0p1**
  - Source content conversion to DITA. No technical changes.
This chapter describes the implementation-specific features of the Cortex-A5 NEON MPE that are useful to programmers.

It contains the following sections:

- 2.1 About the programmers model on page 2-15.
- 2.2 Advanced SIMD and VFP register access on page 2-17.
- 2.3 Register summary on page 2-18.
- 2.4 Register descriptions on page 2-19.
2.1 About the programmers model

The Cortex-A5 NEON MPE implementation of the VFPv4 floating-point architecture, with version 2 of the Common VFP subarchitecture supports the following functionality:

- All scalar operations are implemented entirely in hardware, with support for all combinations of rounding modes, flush-to-zero, and Default NaN modes.
- Vector operations are not supported. Any attempt to execute a vector operation results in a synchronous bounce, with the FPEXC.DEX bit set to 1.
- The Cortex-A5 NEON MPE never generates an asynchronous VFP exception.

In addition, it provides information on initializing the Cortex-A5 NEON MPE ready for application code execution.

Two access types are supported:

- **RW** Read and write.
- **RO** Read only.

This section contains the following subsections:

- 2.1.1 Advanced SIMD and VFP feature identification registers on page 2-15.
- 2.1.2 Enabling Advanced SIMD and VFP support on page 2-15.
- 2.1.3 Instructions for NEON MPE on page 2-16.

### 2.1.1 Advanced SIMD and VFP feature identification registers

The Cortex-A5 NEON MPE implements the ARMv7 Advanced SIMD and VFP extensions. Software can identify these extensions and the features they provide, using the feature identification registers. These extensions are in the coprocessor space for coprocessors CP10 and CP11. You can access the registers using the `VMRS` and `VMSR` instructions, for example:

```
VMRS <Rd>, FPSID ; Read Floating-Point System ID Register
VMRS <Rd>, MVFR1 ; Read Media and VFP Feature Register 1
VMSR FPSCR, <Rt> ; Write Floating-Point System Control Register
```

In addition, there are registers and coprocessor access control registers.

#### Related references

2.2 Advanced SIMD and VFP register access on page 2-17.

### 2.1.2 Enabling Advanced SIMD and VFP support

From reset, both the Advanced SIMD and VFP extensions are disabled. Any attempt to execute either an Advanced SIMD or VFP instruction results in an Undefined Instruction exception being taken.

To enable software to access Advanced SIMD and VFP features, ensure that:

- Access to CP10 and CP11 is enabled for the appropriate privilege level.
- If Non-secure access to the Advanced SIMD features or VFP features is required, the access flags for CP10 and CP11 in the NSACR must be set to 1.

In addition, software must set the FPEXC.EN bit to 1 to enable most Advanced SIMD and VFP operations.

When Advanced SIMD and VFP operations are disabled because FPEXC.EN is 0, all Advanced SIMD and VFP instructions are treated as undefined instructions except for execution of the following in privileged modes:

- A VMSR to the FPEXC or FPSID register
- A VMRS from the FPEXC, FPSID, MVFR0, or MVFR1 registers.
2.1.3 Instructions for NEON MPE

You can use the NEON MPE in two different states.

Using the NEON MPE in Secure state only

To use the NEON MPE in Secure state only, define the CPACR and FPEXC registers to enable the NEON MPE.

Procedure

1. Set the CPACR for access to CP10 and CP11 (the NEON MPE coprocessors), and clear the ASEDIS and D32DIS bits:

   ```
   LDR r0, =(0xF << 20)
   MCR p15, 0, r0, c1, c0, 2
   ```

2. Set the FPEXC.EN bit to enable the NEON MPE:

   ```
   MOV r3, #0x40000000
   VMSR FPEXC, r3
   ```

Using the NEON MPE in Secure state and Non-secure state

To use the NEON MPE in Secure state and Non-secure state, first define the NSACR and then define the CPACR and FPEXC registers to enable the NEON MPE.

Procedure

1. Set bits [11:10] of the NSACR for access to CP10 and CP11 from both Secure and Non-secure states, and clear the NSASEDIS and NSD32DIS bits:

   ```
   MRC p15, 0, r0, c1, c1, 2
   ORR r0, r0, #2_11<<10 ; enable neon
   BIC r0, r0, #2_11<<14 ; clear nsasedis/nsd32dis
   MCR p15, 0, r0, c1, c1, 2
   ```

2. Set the CPACR for access to CP10 and CP11, and clear the ASEDIS and D32DIS bits:

   ```
   LDR r0, =(0xF << 20)
   MCR p15, 0, r0, c1, c0, 2
   ```

3. Set the FPEXC.EN bit to enable the NEON MPE:

   ```
   MOV r3, #0x40000000
   VMSR FPEXC, r3
   ```

Note

Operation is **UNPREDICTABLE** if you configure the CPACR such that CP10 and CP11 do not have identical access permissions.
2.2 Advanced SIMD and VFP register access

System control coprocessor registers, which are accessed through CP15, determine access to Advanced SIMD and VFP registers.

- CRn is the register number within CP15.
- Op1 is the Opcode_1 value for the register.
- CRm is the operational register.
- Op2 is the Opcode_2 value for the register.

Table 2-1 Coprocessor Access Control registers

<table>
<thead>
<tr>
<th>CRn</th>
<th>Op1</th>
<th>CRm</th>
<th>Op2</th>
<th>Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>c1</td>
<td>0</td>
<td>c0</td>
<td>2</td>
<td>CPACR</td>
<td>See the Cortex®-A5 Technical Reference Manual</td>
</tr>
<tr>
<td>c1</td>
<td>0</td>
<td>c1</td>
<td>2</td>
<td>NSACR</td>
<td>See the Cortex®-A5 Technical Reference Manual</td>
</tr>
</tbody>
</table>
2.3 Register summary

All NEON MPE system registers are 32-bit wide. Reserved register addresses are **UNPREDICTABLE**.

The following table shows the Cortex-A5 NEON MPE system registers.

### Table 2-2 Cortex-A5 FPU system registers

<table>
<thead>
<tr>
<th>Name</th>
<th>Type</th>
<th>Reset</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>FPSID</td>
<td>RO</td>
<td>0x41023051</td>
<td>2.4.1 Floating-point System ID Register on page 2-19</td>
</tr>
<tr>
<td>FPSCR</td>
<td>RW</td>
<td>0x00000000</td>
<td>2.4.2 Floating-point Status and Control Register on page 2-20</td>
</tr>
<tr>
<td>MVFR0</td>
<td>RO</td>
<td>0x10110222</td>
<td>2.4.3 Media and VFP Feature Register 0 on page 2-22</td>
</tr>
<tr>
<td>MVFR1</td>
<td>RO</td>
<td>0x11111111</td>
<td>2.4.4 Media and VFP Feature Register 1 on page 2-22</td>
</tr>
<tr>
<td>FPEXC</td>
<td>RW</td>
<td>0x00000000</td>
<td>2.4.5 Floating-point Exception Register on page 2-23</td>
</tr>
</tbody>
</table>

**Note**

The FPINST and FPINST2 registers are not implemented, and any attempt to access them is **UNPREDICTABLE**.

The following table shows the processor modes for accessing the Cortex-A5 NEON MPE system registers.

### Table 2-3 Accessing Cortex-A5 NEON MPE system registers

<table>
<thead>
<tr>
<th>Register</th>
<th>Privileged access</th>
<th>User access</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>FPEXC.EN=0</td>
<td>FPEXC.EN=1</td>
</tr>
<tr>
<td>FPSID</td>
<td>Permitted</td>
<td>Permitted</td>
</tr>
<tr>
<td>FPSCR</td>
<td>Not permitted</td>
<td>Permitted</td>
</tr>
<tr>
<td>MVFR0, MVFR1</td>
<td>Permitted</td>
<td>Permitted</td>
</tr>
<tr>
<td>FPEXC</td>
<td>Permitted</td>
<td>Permitted</td>
</tr>
</tbody>
</table>
2.4 Register descriptions

This section describes the NEON MPE system registers.

This section contains the following subsections:

- 2.4.1 Floating-point System ID Register on page 2-19.
- 2.4.2 Floating-point Status and Control Register on page 2-20.
- 2.4.3 Media and VFP Feature Register 0 on page 2-22.
- 2.4.4 Media and VFP Feature Register 1 on page 2-22.
- 2.4.5 Floating-point Exception Register on page 2-23.

2.4.1 Floating-point System ID Register

The FPSID Register characteristics are:

**Purpose**
Provides information about the VFP implementation.

**Usage constraints**
This register is:

- Only accessible in the Non-secure state if the CP10 and CP11 bits in the NSACR are set to 1. See 2.2 Advanced SIMD and VFP register access on page 2-17.
- Only accessible in privileged modes, and only if access to coprocessors CP10 and CP11 is enabled in the CPACR and FPEXC.EN is set. See 2.2 Advanced SIMD and VFP register access on page 2-17.

**Configurations**
Available in all configurations.

**Attributes**
See 2.3 Register summary on page 2-18.

The following figure shows the FPSID Register bit assignments.

![Figure 2-1 FPSID Register bit assignments](image)

The following table shows the FPSID Register bit assignments.

<table>
<thead>
<tr>
<th>Bits</th>
<th>Name</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>[31:24]</td>
<td>Implementer</td>
<td>Denotes ARM. Value is (0x41).</td>
</tr>
<tr>
<td>[23]</td>
<td>SW</td>
<td>Hardware implementation with no software emulation. Value is (0).</td>
</tr>
<tr>
<td>[22:16]</td>
<td>Subarchitecture</td>
<td>VFPv3 or greater with v2 subarchitecture. Value is 2.</td>
</tr>
<tr>
<td>[15:8]</td>
<td>Part number</td>
<td>Cortex-A. Value is (0x30).</td>
</tr>
<tr>
<td>[3:0]</td>
<td>Revision</td>
<td>Revision. Value is 1.</td>
</tr>
</tbody>
</table>

You can access the FPSID Register with the following VMRS instruction:

```c
VMRS <Rd>, FPSID ; Read Floating-Point System ID Register
```
2.4.2 Floating-point Status and Control Register

The FPSCR characteristics are:

**Purpose**
Provides User-level control of the NEON MPE.

**Usage constraints**
This register is:
- Only accessible in the Non-secure state if the CP10 and CP11 bits in the NSACR are set to 1. See 2.2 Advanced SIMD and VFP register access on page 2-17.
- Accessible in all modes depending on the setting of bits [23:20] of the CPACR and FPEXC.EN. See 2.2 Advanced SIMD and VFP register access on page 2-17.

**Configurations**
Available in all configurations.

**Attributes**
See 2.3 Register summary on page 2-18.

The following table shows the FPSCR bit assignments.

**Table 2-5 FPSCR bit assignments**

<table>
<thead>
<tr>
<th>Bits</th>
<th>Name</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>[31]</td>
<td>N</td>
<td>Set to 1 if a comparison operation produces a less than result.</td>
</tr>
<tr>
<td>[30]</td>
<td>Z</td>
<td>Set to 1 if a comparison operation produces an equal result.</td>
</tr>
<tr>
<td>[29]</td>
<td>C</td>
<td>Set to 1 if a comparison operation produces an equal, greater than, or unordered result.</td>
</tr>
<tr>
<td>[28]</td>
<td>V</td>
<td>Set to 1 if a comparison operation produces an unordered result.</td>
</tr>
<tr>
<td>[27]</td>
<td>QC</td>
<td>Set to 1 if an Advanced SIMD integer operation has saturated since 0 was last written to this bit.</td>
</tr>
</tbody>
</table>
| [26] | AHP  | Alternative Half-Precision control bit:  
b0 = IEEE half-precision format selected.  
b1 = Alternative half-precision format selected. |
<table>
<thead>
<tr>
<th>Bits</th>
<th>Name</th>
<th>Function</th>
</tr>
</thead>
</table>
| [25] | DN   | Default NaN mode control bit:  
|      |      | b0 = NaN operands propagate through to the output of a floating-point operation.  
|      |      | b1 = Any operation involving one or more NaNs returns the Default NaN.  
|      |      | Advanced SIMD arithmetic always uses the Default NaN setting, regardless of the value of the DN bit. |
| [24] | FZ   | Flush-to-zero mode control bit:  
|      |      | b0 = Flush-to-zero mode disabled. Behavior of the floating-point system is fully compliant with the IEEE 754 standard.  
|      |      | b1 = Flush-to-zero mode enabled.  
|      |      | Advanced SIMD arithmetic always uses the Flush-to-zero setting, regardless of the value of the FZ bit. |
| [23:22] | RMode | Rounding mode control field:  
|      |      | b00 = Round to nearest (RN) mode  
|      |      | b01 = Round towards plus infinity (RP) mode  
|      |      | b10 = Round towards minus infinity (RM) mode  
|      |      | b11 = Round towards zero (RZ) mode.  
|      |      | Advanced SIMD arithmetic always uses the Round to Nearest setting, regardless of the value of the RMode bits. |
|      |      | See the *ARM Architecture Reference Manual, ARMv7-A and ARMv7-R edition*. |
| [19] | Reserved | UNK/SBZP. |
| [18:16] | Len | Vector length, used for backwards compatibility with short vector operation.  
|      |      | If you set this field to a non-zero value, the VFP data-processing instructions generate exceptions.  
|      |      | See the *ARM Architecture Reference Manual, ARMv7-A and ARMv7-R edition*. |
| [15:8] | Reserved | UNK/SBZP. |
| [6:5] | Reserved | UNK/SBZP. |
| [1] | DZC | Division by Zero cumulative exception flag. |
| [0] | IOC | Invalid Operation cumulative exception flag. |

You can access the FPSCR with the following VMSR instructions:

\[
\text{VMSR} \langle Rd \rangle, \text{FPSCR} ; \text{Read Floating-Point Status and Control Register}  
\text{VMSR} \text{FPSCR}, \langle Rt \rangle ; \text{Write Floating-Point Status and Control Register}
\]

**Related references**

2.2 *Advanced SIMD and VFP register access on page 2-17.*

2.3 *Register summary on page 2-18.*
2.4.3 Media and VFP Feature Register 0

The MVFR0 characteristics are:

**Purpose**
Together with MVFR1, describes the features that the NEON MPE provides.

**Usage constraints**
This register is:
- Only accessible in the Non-secure state if the CP10 and CP11 bits in the NSACR are set to 1. See 2.2 Advanced SIMD and VFP register access on page 2-17.
- Only accessible in privileged modes, and only if access to coprocessors CP10 and CP11 is enabled in the CPACR and FPEXC.EN is set. See 2.2 Advanced SIMD and VFP register access on page 2-17.

**Configurations**
Available in all configurations.

**Attributes**
See 2.3 Register summary on page 2-18.

The following figure shows the MVFR0 bit assignments.

![Figure 2-3 MVFR0 bit assignments](image)

The following table shows the MVFR0 bit assignments.

<table>
<thead>
<tr>
<th>Bits</th>
<th>Name</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>[31:28]</td>
<td>VFP rounding modes</td>
<td>All rounding modes supported</td>
</tr>
<tr>
<td>[27:24]</td>
<td>Short vectors</td>
<td>Short vectors not supported</td>
</tr>
<tr>
<td>[23:20]</td>
<td>Square root</td>
<td>Hardware square root operation supported</td>
</tr>
<tr>
<td>[19:16]</td>
<td>Divide</td>
<td>Hardware divide supported</td>
</tr>
<tr>
<td>[15:12]</td>
<td>VFP exception trapping</td>
<td>Software traps not supported</td>
</tr>
<tr>
<td>[3:0]</td>
<td>A_SIMD registers</td>
<td>Thirty-two 64-bit registers supported</td>
</tr>
</tbody>
</table>

You can access the MVFR0 with the following `VMRS` instruction:

```
VMRS <Rd>, MVFR0 ; Read Media and VFP Feature Register 0
```

**Related references**
- 2.2 Advanced SIMD and VFP register access on page 2-17.
- 2.3 Register summary on page 2-18.

2.4.4 Media and VFP Feature Register 1

The MVFR1 characteristics are:

**Purpose**
Together with MVFR0, describes the features that the NEON MPE provides.
Usage constraints

This register is:
- Only accessible in the Non-secure state if the CP10 and CP11 bits in the NSACR are set to 1. See 2.2 Advanced SIMD and VFP register access on page 2-17.
- Only accessible in privileged modes, and only if access to coprocessors CP10 and CP11 is enabled in the CPACR and FPEXC.EN is set. See 2.2 Advanced SIMD and VFP register access on page 2-17.

Configurations

Available in all configurations.

Attributes

See 2.3 Register summary on page 2-18.

The following figure shows the MVFR1 bit assignments.

![Figure 2-4 MVFR1 bit assignments](image)

The following table shows the MVFR1 bit assignments.

<table>
<thead>
<tr>
<th>Bits</th>
<th>Name</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>[31:28]</td>
<td>FMA</td>
<td>Fused Multiply Accumulate supported</td>
</tr>
<tr>
<td>[27:24]</td>
<td>VFP HPFP</td>
<td>VFP half-precision operations supported</td>
</tr>
<tr>
<td>[23:20]</td>
<td>A_SIMD HPFP</td>
<td>Advanced SIMD half-precision operations not supported</td>
</tr>
<tr>
<td>[19:16]</td>
<td>A_SIMD SPFP</td>
<td>Advanced SIMD single-precision operations not supported</td>
</tr>
<tr>
<td>[15:12]</td>
<td>A_SIMD integer</td>
<td>Advanced SIMD integer operations not supported</td>
</tr>
<tr>
<td>[7:4]</td>
<td>D_NaN mode</td>
<td>Propagation of NaN values supported for VFP</td>
</tr>
<tr>
<td>[3:0]</td>
<td>FtZ</td>
<td>Full denormal arithmetic operations supported for VFP</td>
</tr>
</tbody>
</table>

You can access the MVFR1 with the following VMSR instruction:

```
VMRS Rd, MVFR1 ; Read Media and VFP Feature Register 1
```

Related references

2.2 Advanced SIMD and VFP register access on page 2-17.
2.3 Register summary on page 2-18.

2.4.5 Floating-point Exception Register

The FPEXC Register characteristics are:

Purpose

Provides global enable control of the VFP extension.

Usage constraints

This register is:
- Only accessible in the Non-secure state if the CP10 and CP11 bits in the NSACR are set to 1. See 2.2 Advanced SIMD and VFP register access on page 2-17.
- Only accessible in privileged modes, and only if access to coprocessors CP10 and CP11 is enabled in the CPACR. See 2.2 Advanced SIMD and VFP register access on page 2-17.
Configurations
Available in all configurations.

Attributes
See 2.3 Register summary on page 2-18.

The following figure shows the FPEXC Register bit assignments.

![Figure 2-5 FPEXC Register bit assignments](image)

The following table shows the FPEXC Register bit assignments.

<table>
<thead>
<tr>
<th>Bits</th>
<th>Name</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>[31]</td>
<td>EX</td>
<td>The Cortex-A5 NEON MPE does not generate asynchronous VFP exceptions, therefore this bit is RAZ/WI.</td>
</tr>
<tr>
<td>[30]</td>
<td>EN</td>
<td>NEON MPE enable bit:</td>
</tr>
<tr>
<td></td>
<td></td>
<td>b0 = NEON MPE disabled.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>b1 = NEON MPE enabled.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>The EN bit is cleared to 0 at reset.</td>
</tr>
<tr>
<td>[29]</td>
<td>DEX</td>
<td>Defined synchronous instruction exceptional flag. The Cortex-A5 NEON MPE sets this bit when generating a synchronous bounce because of an attempt to execute a vector operation. All other UNDEFINED Instruction exceptions clear this bit to zero.</td>
</tr>
<tr>
<td>[28:0]</td>
<td>Reserved</td>
<td>RAZ/WI.</td>
</tr>
</tbody>
</table>

---

**Note**

The Cortex-A5 NEON MPE hardware does not support the deprecated VFP short vector feature. Attempts to execute VFP data-processing instructions when the FPSCR.LEN field is non-zero set the FPCSR.DEX bit and result in a synchronous VFP exception. You can use software to emulate the short vector feature, if required.

You can access the FPEXC Register with the following VMSR instructions:

\[
\text{VMRS} \ <Rd>, \ \text{FPEXC} ; \ \text{Read Floating-Point Status and Control Register} \\
\text{VMSR} \ \text{FPEXC}, \ <Rt> ; \ \text{Write Floating-Point Status and Control Register} 
\]

**Related references**

2.2 Advanced SIMD and VFP register access on page 2-17.  
2.3 Register summary on page 2-18.
Appendix A
Revisions

This appendix describes the technical changes between released issues of this book. It contains the following sections:
A.1 Revisions

This appendix describes the technical changes between released issues of this book.

Table A-1 Issue A

<table>
<thead>
<tr>
<th>Change</th>
<th>Location</th>
<th>Affects</th>
</tr>
</thead>
<tbody>
<tr>
<td>No changes, first release</td>
<td>-</td>
<td>-</td>
</tr>
</tbody>
</table>

Table A-2 Differences between issue A and issue B

<table>
<thead>
<tr>
<th>Change</th>
<th>Location</th>
<th>Affects</th>
</tr>
</thead>
<tbody>
<tr>
<td>FPSID reset value updated</td>
<td>2.3 Register summary on page 2-18</td>
<td>r0p1</td>
</tr>
<tr>
<td>Implementation revision value updated</td>
<td>2.4.1 Floating-point System ID Register on page 2-19</td>
<td>r0p1</td>
</tr>
</tbody>
</table>