Arm® DSTREAM-ST
System and Interface Design Reference Guide
Copyright © 2017–2019 Arm Limited or its affiliates. All rights reserved.

Release Information

<table>
<thead>
<tr>
<th>Issue</th>
<th>Date</th>
<th>Confidentiality</th>
<th>Change</th>
</tr>
</thead>
<tbody>
<tr>
<td>0100-00</td>
<td>31 March 2017</td>
<td>Non-Confidential</td>
<td>First release</td>
</tr>
<tr>
<td>0100-01</td>
<td>24 November 2017</td>
<td>Non-Confidential</td>
<td>Documentation update for version 1.0 release</td>
</tr>
<tr>
<td>0100-02</td>
<td>22 June 2018</td>
<td>Non-Confidential</td>
<td>Documentation update for version 1.0 release</td>
</tr>
<tr>
<td>0100-03</td>
<td>05 April 2019</td>
<td>Non-Confidential</td>
<td>Documentation update for version 1.0 release</td>
</tr>
<tr>
<td>0100-04</td>
<td>18 April 2019</td>
<td>Non-Confidential</td>
<td>Document update to add the Conformance Notices.</td>
</tr>
</tbody>
</table>

Non-Confidential Proprietary Notice

This document is protected by copyright and other related rights and the practice or implementation of the information contained in this document may be protected by one or more patents or pending patent applications. No part of this document may be reproduced in any form by any means without the express prior written permission of Arm. No license, express or implied, by estoppel or otherwise to any intellectual property rights is granted by this document unless specifically stated.

Your access to the information in this document is conditional upon your acceptance that you will not use or permit others to use the information for the purposes of determining whether implementations infringe any third party patents.

THIS DOCUMENT IS PROVIDED “AS IS”. ARM PROVIDES NO REPRESENTATIONS AND NO WARRANTIES, EXPRESS, IMPLIED OR STATUTORY, INCLUDING, WITHOUT LIMITATION, THE IMPLIED WARRANTIES OF MERCHANTABILITY, SATISFACTORY QUALITY, NON-INFRINGEMENT OR FITNESS FOR A PARTICULAR PURPOSE WITH RESPECT TO THE DOCUMENT. For the avoidance of doubt, Arm makes no representation with respect to, and has undertaken no analysis to identify or understand the scope and content of, third party patents, copyrights, trade secrets, or other rights.

This document may include technical inaccuracies or typographical errors.

TO THE EXTENT NOT PROHIBITED BY LAW, IN NO EVENT WILL ARM BE LIABLE FOR ANY DAMAGES, INCLUDING WITHOUT LIMITATION ANY DIRECT, INDIRECT, SPECIAL, INCIDENTAL, PUNITIVE, OR CONSEQUENTIAL DAMAGES, HOWEVER CAUSED AND REGARDLESS OF THE THEORY OF LIABILITY, ARISING OUT OF ANY USE OF THIS DOCUMENT, EVEN IF ARM HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

This document consists solely of commercial items. You shall be responsible for ensuring that any use, duplication or disclosure of this document complies fully with any relevant export laws and regulations to assure that this document or any portion thereof is not exported, directly or indirectly, in violation of such export laws. Use of the word “partner” in reference to Arm’s customers is not intended to create or refer to any partnership relationship with any other company. Arm may make changes to this document at any time and without notice.

If any of the provisions contained in these terms conflict with any of the provisions of any click through or signed written agreement covering this document with Arm, then the click through or signed written agreement prevails over and supersedes the conflicting provisions of these terms. This document may be translated into other languages for convenience, and you agree that if there is any conflict between the English version of this document and any translation, the terms of the English version of the Agreement shall prevail.

The Arm corporate logo and words marked with ® or ™ are registered trademarks or trademarks of Arm Limited (or its subsidiaries) in the US and/or elsewhere. All rights reserved. Other brands and names mentioned in this document may be the trademarks of their respective owners. Please follow Arm’s trademark usage guidelines at http://www.arm.com/company/policies/trademarks.

Copyright © 2017–2019 Arm Limited (or its affiliates). All rights reserved.

Confidentiality Status

This document is Non-Confidential. The right to use, copy and disclose this document may be subject to license restrictions in accordance with the terms of the agreement entered into by Arm and the party that Arm delivered this document to.

Unrestricted Access is an Arm internal classification.

Product Status

The information in this document is Final, that is for a developed product.

Web Address

http://www.arm.com

Conformance Notices

This section contains conformance notices.

Federal Communications Commission Notice

This device is test equipment and consequently is exempt from part 15 of the FCC Rules under section 15.103 (c).

Class A

Important: This is a Class A device. In residential areas, this device may cause radio interference. The user should take the necessary precautions, if appropriate.

CE Declaration of Conformity

The system should be powered down when not in use.

It is recommended that ESD precautions be taken when handling DSTREAM-ST equipment.

The DSTREAM-ST modules generate, use, and can radiate radio frequency energy and may cause harmful interference to radio communications. There is no guarantee that interference will not occur in a particular installation. If this equipment causes harmful interference to radio reception, which can be determined by turning the equipment off or on, you are encouraged to try to correct the interference by one or more of the following measures:

• Ensure attached cables do not lie across the target board.
• Increase the distance between the equipment and the receiver.
• Connect the equipment into an outlet on a circuit different from that to which the receiver is connected.
• Consult Arm® Support for help.

Note

It is recommended that wherever possible shielded interface cables be used.
## Contents

**Arm® DSTREAM-ST System and Interface Design Reference Guide**

### Preface

- **About this book**  ..................................................................................................................  10

### Chapter 1  
**Debug and trace interface**

- 1.1 JTAG signals ......................................................................................................................... 1-13
- 1.2 Return Clock (RTCK) signal .................................................................................................. 1-18
- 1.3 Reset signals ......................................................................................................................... 1-19
- 1.4 Run-Control signals .............................................................................................................. 1-21
- 1.5 Serial Wire Debug (SWD) signals .......................................................................................... 1-22
- 1.6 Trace signals .......................................................................................................................... 1-24
- 1.7 Target Voltage Reference (VTREF) signals .......................................................................... 1-26
- 1.8 I/O diagrams for DSTREAM-ST signals ................................................................................ 1-28
- 1.9 Typical SWD circuit .............................................................................................................. 1-30
- 1.10 Typical JTAG circuit ........................................................................................................... 1-31

### Chapter 2  
**Target interface connectors**

- 2.1 Target connector selection guide .......................................................................................... 2-33
- 2.2 Arm JTAG 20 connector ........................................................................................................ 2-34
- 2.3 CoreSight™ 10 connector ....................................................................................................... 2-35
- 2.4 CoreSight™ 20 connector ...................................................................................................... 2-36
- 2.5 TI JTAG 14 connector ........................................................................................................... 2-38
- 2.6 Mictor 38 connector ............................................................................................................. 2-39
Chapter 3  Target board design
3.1 Overview of high-speed design ............................................................ 3-48
3.2 JTAG port buffering ........................................................................... 3-51
3.3 Series termination ............................................................................. 3-54
3.4 Modeling ......................................................................................... 3-55
3.5 Target design checklist ...................................................................... 3-56
List of Figures

Arm® DSTREAM-ST System and Interface Design Reference Guide

Figure 1-1 Simple JTAG connection ....................................................................................................... 1-13
Figure 1-2 Chained JTAG connection .................................................................................................. 1-14
Figure 1-3 JTAG timing diagram ........................................................................................................... 1-15
Figure 1-4 Basic JTAG port synchronizer ............................................................................................... 1-16
Figure 1-5 Timing diagram for the Basic JTAG synchronizer ................................................................. 1-16
Figure 1-6 JTAG port synchronizer for single rising-edge D-type ASIC design rules ......................... 1-16
Figure 1-7 Timing diagram for the D-type JTAG synchronizer .............................................................. 1-17
Figure 1-8 Example reset circuit ............................................................................................................. 1-20
Figure 1-9 SWD timing diagrams .......................................................................................................... 1-22
Figure 1-10 TRACECLK timing diagram ............................................................................................... 1-25
Figure 1-11 Target interface logic levels ............................................................................................... 1-27
Figure 1-12 Input/Output signals .......................................................................................................... 1-28
Figure 1-13 TCK signal .......................................................................................................................... 1-28
Figure 1-14 Reset signals ......................................................................................................................... 1-28
Figure 1-15 Trace signals ......................................................................................................................... 1-29
Figure 1-16 VTREF signals ..................................................................................................................... 1-29
Figure 1-17 Typical SWD circuit ............................................................................................................. 1-30
Figure 1-18 Typical JTAG circuit ............................................................................................................ 1-31
Figure 2-1 Arm JTAG 20 connector pinout .............................................................................................. 2-34
Figure 2-2 CoreSight 10 connector pinout .............................................................................................. 2-35
Figure 2-3 CoreSight 20 connector pinout .............................................................................................. 2-36
Figure 2-4 TI JTAG 14 connector pinout ............................................................................................... 2-38
<table>
<thead>
<tr>
<th>Figure</th>
<th>Description</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>2-5</td>
<td>Mictor 38 connector pinout</td>
<td>2-39</td>
</tr>
<tr>
<td>2-6</td>
<td>MIPI 34 connector pinout</td>
<td>2-41</td>
</tr>
<tr>
<td>2-7</td>
<td>MIPI 60 connector pinout</td>
<td>2-43</td>
</tr>
<tr>
<td>2-8</td>
<td>User I/O connector pinout</td>
<td>2-46</td>
</tr>
<tr>
<td>3-1</td>
<td>Point-to-point signal</td>
<td>3-48</td>
</tr>
<tr>
<td>3-2</td>
<td>Stub length</td>
<td>3-48</td>
</tr>
<tr>
<td>3-3</td>
<td>Long stub causing false edges</td>
<td>3-49</td>
</tr>
<tr>
<td>3-4</td>
<td>Improved route with shorter stub</td>
<td>3-49</td>
</tr>
<tr>
<td>3-5</td>
<td>JTAG connection without buffers</td>
<td>3-51</td>
</tr>
<tr>
<td>3-6</td>
<td>JTAG connection with TDO buffer</td>
<td>3-51</td>
</tr>
<tr>
<td>3-7</td>
<td>Daisy-chained JTAG connection without buffers</td>
<td>3-51</td>
</tr>
<tr>
<td>3-8</td>
<td>Daisy-chained JTAG connection with TCK buffers</td>
<td>3-52</td>
</tr>
<tr>
<td>3-9</td>
<td>Fully buffered JTAG connection</td>
<td>3-52</td>
</tr>
</tbody>
</table>
List of Tables

Arm® DSTREAM-ST System and Interface Design Reference Guide

Table 1-1  JTAG timing Characteristics .................................................................................................. 1-15
Table 1-2  SWD timing requirements ...................................................................................................... 1-23
Table 1-3  TRACETCLK characteristics ................................................................................................... 1-25
Table 2-1  Connector attributes .............................................................................................................. 2-33
Table 2-2  Arm JTAG 20 pinout table ...................................................................................................... 2-34
Table 2-3  Arm CoreSight 10 pinout table ................................................................................................ 2-35
Table 2-4  Arm CoreSight 20 pinout table (DSTREAMCS20=0) .................................................................. 2-36
Table 2-5  Arm CoreSight 20 pinout table (DSTREAMCS20=1) .................................................................. 2-37
Table 2-6  TI JTAG 14 pinout table ......................................................................................................... 2-38
Table 2-7  Mictor 38 pinout table ........................................................................................................... 2-39
Table 2-8  MIPI 34 pinout table .............................................................................................................. 2-41
Table 2-9  MIPI 60 pinout table .............................................................................................................. 2-43
Table 2-10 User I/O pinout table ............................................................................................................. 2-46
Table 3-1  Typical series terminating resistor values .............................................................................. 3-54
Table 3-2  Target design checklist ......................................................................................................... 3-56
This preface introduces the *Arm® DSTREAM-ST System and Interface Design Reference Guide.*

It contains the following:

- *About this book on page 10.*
About this book

DSTREAM-ST System and Interface Design Reference Guide describes the interfaces of the
DSTREAM-ST debug and trace unit, with details about designing Arm architecture-based devices and
PCBs. This document is written for those using DSTREAM-ST or those designing PCBs.

Using this book

This book is organized into the following chapters:

Chapter 1 Debug and trace interface

The Arm debug and trace interface enables powerful software debug and optimization on an Arm
processor-based target system. It is based on the IEEE 1149.1 (JTAG) interface coupled with
various additional signals. This chapter introduces these signals and describes their use within the
interface.

Chapter 2 Target interface connectors

DSTREAM-ST has an Arm JTAG 20 connector, a CoreSight 20 connector, an auxiliary
connector, and a user I/O connector.

Chapter 3 Target board design

When you design a target board to connect to the DSTREAM-ST unit, you must consider the
rules that are discussed in this chapter.

Glossary

The Arm® Glossary is a list of terms used in Arm documentation, together with definitions for those
terms. The Arm Glossary does not contain terms that are industry standard unless the Arm meaning
differs from the generally accepted meaning.

See the Arm® Glossary for more information.

Typographic conventions

italic

Introduces special terminology, denotes cross-references, and citations.

bold

Highlights interface elements, such as menu names. Denotes signal names. Also used for terms
in descriptive lists, where appropriate.

monospace

Denotes text that you can enter at the keyboard, such as commands, file and program names,
and source code.

Denotes a permitted abbreviation for a command or option. You can enter the underlined text
instead of the full command or option name.

monospace italic

Denotes arguments to monospace text where the argument is to be replaced by a specific value.

monospace bold

Denotes language keywords when used outside example code.

<and>

Encloses replaceable terms for assembler syntax where they appear in code or code fragments.

For example:

MRC p15, 0, <Rd>, <Crn>, <Crm>, <Opcode_2>
SMALL CAPITALS

Used in body text for a few terms that have specific technical meanings, that are defined in the *Arm® Glossary*. For example, *IMPLEMENTATION DEFINED*, *IMPLEMENTATION SPECIFIC*, *UNKNOWN*, and *UNPREDICTABLE*.

Feedback

**Feedback on this product**

If you have any comments or suggestions about this product, contact your supplier and give:

- The product name.
- The product revision or version.
- An explanation with as much information as you can provide. Include symptoms and diagnostic procedures if appropriate.

**Feedback on content**

If you have comments on content then send an e-mail to errata@arm.com. Give:

- The number 100893_0100_04_en.
- If applicable, the page number(s) to which your comments refer.
- A concise explanation of your comments.

Arm also welcomes general suggestions for additions and improvements.

--- Note ---

Arm tests the PDF only in Adobe Acrobat and Acrobat Reader, and cannot guarantee the quality of the represented document when used with any other PDF reader.

--- Other information ---

- *Arm® Developer*.
- *Arm® Information Center*.
- *Arm® Technical Support Knowledge Articles*.
- *Technical Support*.
- *Arm® Glossary*.
Chapter 1
Debug and trace interface

The Arm debug and trace interface enables powerful software debug and optimization on an Arm processor-based target system. It is based on the IEEE 1149.1 (JTAG) interface coupled with various additional signals. This chapter introduces these signals and describes their use within the interface.

--- Note ---

- Unless otherwise specified, all pull-up/pull-down resistors that are discussed in this chapter must be between 1K and 100K (10K is recommended).
- Unless otherwise specified, any signals beginning with a lowercase ‘n’ are, by default, active-Low.

It contains the following sections:

- 1.1 JTAG signals on page 1-13.
- 1.2 Return Clock (RTCK) signal on page 1-18.
- 1.3 Reset signals on page 1-19.
- 1.4 Run-Control signals on page 1-21.
- 1.5 Serial Wire Debug (SWD) signals on page 1-22.
- 1.6 Trace signals on page 1-24.
- 1.7 Target Voltage Reference (VTREF) signals on page 1-26.
- 1.8 I/O diagrams for DSTREAM-ST signals on page 1-28.
- 1.9 Typical SWD circuit on page 1-30.
- 1.10 Typical JTAG circuit on page 1-31.
1.1 JTAG signals

Most Arm-based devices are physically equipped with several pins that are dedicated to debug and test purposes. Four of these pins make up the IEEE 1149.1 interface, also known as the JTAG interface. This interface is often used for boundary-scan testing during the manufacture of printed circuit boards. The interface also provides a useful way to access one or more cores and other components in a device, while running its application software.

**Test Data In (TDI)**

The TDI signal is an input to the target device which provides a stream of serial data from the debug unit.

The TDI signal must be pulled **HIGH** on the target to keep the signal inactive when no debug unit is connected.

**Test Mode Select (TMS)**

The TMS signal is an input to the target device which controls its JTAG state-machine.

The TMS signal must be pulled **HIGH** on the target to keep the signal inactive when no debug unit is connected.

**Test Clock (TCK)**

The TCK signal is an input to the target device which synchronizes its JTAG state-machine. On each rising edge of the TCK signal, the target samples the TDI, and TMS signals.

Consider TCK as a strobe signal, rather than a clock signal, because it is typically non-continuous and only becomes active during debug communications.

TCK can be pulled **HIGH** on the target, however, to maintain full compatibility with other JTAG equipment, Arm recommends you pull TCK **LOW**.

**Test Data Out (TDO)**

The TDO signal is an output from the target device which returns a stream of serial data to the debug unit.

TDO can be left floating on the target, however, to maintain full compatibility with other JTAG equipment, Arm recommends you pull TDO **HIGH**.

**Basic JTAG connection**

In the simplest form (omitting pull-up and pull-down resistors), a connection between the debug unit and the target device looks like:

---

**Note**

The naming convention of the TDI (Test Data In) and TDO (Test Data Out) signals is always with respect to the target device.
The flexible design of the JTAG interface enables you to connect multiple devices to a single debug unit:

![Chained JTAG connection diagram](image)

**Figure 1-2 Chained JTAG connection**

A group of JTAG devices that are linked or *daisy-chained* together is often known as the JTAG chain or scan-chain.

--- **Warning** ---

When multiple devices are used in a scan-chain, the TCK and TMS signals must be branched to each device. Good digital design practice must be used to ensure that these branches do not reduce the signal integrity of the signals causing false edges to be received by the devices.

For more information, see *JTAG port buffering on page 3-51.*

---

**JTAG timing characteristics**

The JTAG timing characteristics of DSTREAM-ST conform to the requirements of the IEEE 1149.1 (JTAG) specification.

**TDI** and **TMS** are set up by DSTREAM-ST on the falling edge of **TCK**. These signals are then sampled by the target device on the rising edge of **TCK**. The target device must set up its **TDO** signal when it detects the falling edge of **TCK** which, in turn, will be sampled by DSTREAM-ST on the next rising edge of **TCK**.

These timings are considered correct at the debug connector of the target board.

Basic JTAG timing:
Since all signals are set up on the falling edge of TCK and sampled on the rising edge, the effective setup and hold times for the target device and DSTREAM-ST are approximately Tclk/2.

Issues with signal timing can usually be resolved by decreasing the TCK frequency. Decreasing the TCK frequency increases the setup and hold times.

TDO is always slightly delayed, relative to the other signals, because it takes a finite amount of time for the target device to detect the falling edge of TCK and then set up TDO. This slight delay, and the round-trip delay of the debug cable, are compensated for by DSTREAM-ST.

Note

There are no separate timing requirements for the adaptive clocking mode. In adaptive clocking mode, the DSTREAM-ST samples TDO on the rising edge of RTCK instead of TCK, so TDO timing is relative to RTCK.

Table 1-1 JTAG timing Characteristics

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Min</th>
<th>Max</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>F[clk]</td>
<td>10Hz</td>
<td>180MHz</td>
<td>TCK frequency</td>
</tr>
<tr>
<td>T[clk]</td>
<td>5.556ns</td>
<td>100ms</td>
<td>TCK period</td>
</tr>
<tr>
<td>T[ds]</td>
<td>49%</td>
<td>51%</td>
<td>TCK Duty Cycle</td>
</tr>
</tbody>
</table>

For further details on the JTAG interface, a full specification is available from: [www.ieee.com](http://www.ieee.com).

Synchronization

As debug data is transferred to and from the target device, it must pass between two clock domains (TCK and the internal system clock of the target device). To achieve synchronized data transfer without suffering any meta-stability issues, a synchronizer circuit must be used within the target device.

The following figure shows a circuit for a basic JTAG port synchronizer.

![JTAG timing diagram](image-url)
The following figure shows a partial timing diagram for the basic JTAG synchronizer. To reduce the delay, and because the second flip-flop only provides better immunity to metastability problems, clock the flip-flops from opposite edges of the system clock.

ASIC design rules often impose a restriction that all flip-flops in a design must be clocked by one edge of a single clock. To interface the clocking restriction to a JTAG port that is asynchronous to the system, you must convert the JTAG TCK events into clock enables for this single clock. You must also ensure that the JTAG port cannot overrun this synchronization delay.

One possible implementation of this circuit, is:
The following figure shows a corresponding partial timing diagram, and how TCKFallingEn and TCKRisingEn are each active for exactly one period of CLK. It also shows how these enable signals gate the RTCK and TDO signals so that they only change state at the edges of TCK.

![Timing diagram for the D-type JTAG synchronizer](image)

Figure 1-7  Timing diagram for the D-type JTAG synchronizer
1.2 Return Clock (RTCK) signal

Occasionally, a target device requires the JTAG interface to be externally synchronized to a clock within the device due to it being slow, non-continuous, or variable. The adaptive clocking feature uses the Return Clock signal (RTCK) to address this requirement.

The RTCK signal is an output from the target device which is typically fed from the last flip-flop in the synchronization chain.

If used, the RTCK signal must be pulled LOW on the target.

--- Warning ---

RTCK should never be directly linked to TCK on the target board. If it is directly linked, it is likely to cause false clock-edges to be received by the TCK input of the target device.

---

Adaptive clocking

When adaptive clocking is enabled, the debug unit issues a TCK signal and waits for the RTCK signal to return before sampling TDO. The debug unit does not progress to the next TCK transition until RTCK is received, allowing the target device to control the flow of the JTAG interface, as required.

--- Note ---

- If you use the adaptive clocking feature, then the transmission delays, gate delays, and synchronization requirements might result in a lower clock frequency, compared to using fixed clocking. Adaptive clocking mode is not recommended unless the target design requires it.
- Adaptive clocking can be enabled using the configuration settings in Arm Development Studio. For more information, see Debug Hardware configuration in the Arm Development Studio User Guide.
- If adaptive clocking is used, the debug unit cannot detect the clock speed, and therefore cannot scale its internal timeouts. If the target clock frequency is too low, a JTAG timeout might occur, leaving the JTAG interface in an unknown state. To recover the connection, you must reset the debug unit. To disable JTAG timeouts, use the configuration settings in Arm Development Studio. For more information, see Debug Hardware configuration in the Arm Development Studio User Guide.
1.3 Reset signals

Arm debug units have the ability to control two reset signals on the target: \texttt{nSRST} and \texttt{nTRST}.

**System Reset (nSRST)**
The system reset signal, sometimes known as \texttt{nRESET} or \texttt{HRESET}, is an input to the target which performs a warm boot of the core (or cores) and other devices in the target system. It is often asserted by one or more of these conditions:

- Power On Reset (POR)
- Manual push-button reset
- Remote reset from a debug unit
- Watchdog reset

When no debug unit is connected, unintended resets can occur. To avoid unintended resets, the \texttt{nSRST} signal must be pulled to its inactive logic level on the target.

By default, the \texttt{nSRST} signal has a logic level of active \texttt{LOW}. To avoid unintended resets, pull the \texttt{nSRST} signal \texttt{HIGH}.

The polarity of the \texttt{nSRST} signal is configurable in Arm Development Studio.

**TAP Reset (nTRST)**
The TAP reset signal initializes the Test Access Port, debug logic, and boundary scan cells in the target device.

When no debug unit is connected, unintended resets can occur. To avoid unintended resets, the \texttt{nTRST} signal must be pulled to its inactive logic level on the target.

By default, the \texttt{nTRST} signal has a logic level of active \texttt{LOW}. To avoid unintended resets, pull the \texttt{nTRST} signal \texttt{HIGH}.

The polarity of the \texttt{nTRST} signal is configurable in Arm Development Studio.

Note

Arm strongly recommends that the \texttt{nSRST} and \texttt{nTRST} signals are separately available on the JTAG connector. If the \texttt{nSRST} and \texttt{nTRST} signals are linked together, resetting the system also resets the TAP controller, which means:

- It will not be possible to debug a system from reset because any breakpoints previously set will be lost.
- You might need to restart the debug session because the JTAG interface might not recover when the TAP controller state is changed.

It is expected that the assertion of the \texttt{nSRST} line by the DSTREAM-ST unit will cause a warm reset of the target system. If the \texttt{nSRST} line triggers a full, Power On Reset (POR), then the debug connection might be lost.

With regards to the reset signals output from the DSTREAM-ST unit, the strong pull-up/pull-down resistance is approximately $33\Omega$, and the weak pull-up/pull-down resistance is approximately $4.7k\Omega$.

Because it is possible to switch the polarity and drive strength of \texttt{nTRST} and \texttt{nSRST}, target systems with various different reset configurations are supported.

**Example reset circuit**
A typical reset circuit which would be present on the target board, is:
The push-button, 100R resistor, and 100nF capacitor shown here are an example of how a manual reset button can be interfaced with the nSRST signal. This is optional and would typically be used on development boards.

The reset device that is shown here would keep the target device, and any other system devices, in their reset state until the power rail has reached a minimum valid voltage. If the target device has a separate Power On Reset (POR) input, any voltage monitoring devices would typically connect to that instead. If the target device is equipped with internal voltage monitoring circuitry, external monitoring devices can be omitted.

Figure 1-8  Example reset circuit
1.4 Run-Control signals

The run-control signals are now deprecated within Arm Development Studio, however, low-speed control might still be possible through ConfigItems and the command-line utilities.

**Debug Request (DBGRQ)**

The Debug Request (DBGRQ) pin stops the target processor and puts it into its debug state.

Arm recommends that this signal is no longer used. It can be left open on the target board.

--- Warning ---

If the signal is used, it must be pulled LOW on the target.

---

**Debug Acknowledge (DBGACK)**

The Debug Acknowledge (DBGACK) pin notifies the debug unit that a debug request has been received and that the target processor is now in its debug state.

Arm recommends that this signal is no longer used. It can be left open on the target board.

--- Warning ---

If the signal is used, it must be pulled LOW on the target.

---
1.5 Serial Wire Debug (SWD) signals

Serial Wire Debug (SWD) is commonly used on reduced pin-count target devices. SWD only requires two pins, instead of the four pins used by JTAG.

**Serial Wire Data I/O (SWDIO)**

During debugging, the Serial Wire Data I/O (SWDIO) signal is bidirectional. It can send and receive serial data from the target.

The SWDIO signal must be pulled HIGH on the target to keep the signal inactive when no debug unit is connected.

--- Warning ---

SWDIO signal is bidirectional and the functionality is shared with a unidirectional JTAG TMS signal. Ensure that there are no buffers on the target which would prevent bidirectional communication.

---

**Serial Wire Clock (SWCLK)**

During debugging, the Serial Wire Clock (SWCLK) signal is an input to the target which clocks data into, and out of, the target device.

The SWCLK signal must be pulled LOW on the target to keep the signal inactive when no debug unit is connected.

**Serial Wire Output (SWO)**

The Serial Wire Output (SWO) signal is an output from the target which is often used alongside the SWD signals to provide low-bandwidth trace.

The SWO signal must be pulled HIGH on the target to keep the signal inactive when no debug unit is connected.

**SWD timing requirements**

The diagrams that are shown in the following figure separate the SWDIO line to show when it is driven by either the debug unit or target device:

---

### Figure 1-9 SWD timing diagrams

The debug unit:

- Writes data to SWDIO on the falling edge of SWCLK.
- Reads data from SWDIO on the rising edge of SWCLK.
The target:
- Writes data to SWDIO on the rising edge of SWCLK.
- Reads data from SWDIO on the rising edge of SWCLK.

The following table shows the timing requirements for SWD:

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Min</th>
<th>Max</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>T[high]</td>
<td>4ns</td>
<td>50ms</td>
<td>SWCLKHIGH period.</td>
</tr>
<tr>
<td>T[low]</td>
<td>4ns</td>
<td>50ms</td>
<td>SWCLKLOW period.</td>
</tr>
<tr>
<td>T[os]</td>
<td>-1ns</td>
<td>1ns</td>
<td>SWDIO output skew to falling edge SWCLK.</td>
</tr>
<tr>
<td>T[is]</td>
<td>4ns</td>
<td>-</td>
<td>Input setup time that is required between SWDIO and rising edge SWCLK.</td>
</tr>
<tr>
<td>T[ih]</td>
<td>1ns</td>
<td>-</td>
<td>Input hold time that is required between SWDIO and rising edge SWCLK.</td>
</tr>
</tbody>
</table>
1.6 Trace signals

Some target devices can output high-bandwidth parallel trace data while the target application is running. Capturing this data and decoding it in Arm Development Studio allows you to examine the sequence of instructions, and changes in data, around a given point or trigger.

For CoreSight™-compliant systems, DSTREAM-ST supports parallel trace capture of up to 4-bit wide continuous-mode Trace Port Interface Unit (TPIU) formatted trace, at up to 600Mbps per trace signal.

The trace signals supported by DSTREAM-ST are:

**TRACEDATA[0-3]**

The Trace Data signals are outputs from the target and can be used to collect 1-bit to 4-bit trace data.
**TRACECLK**

The Trace Clock signal is an output from the target which is used to clock the parallel trace data into the debug unit.

The trace clock signal does not need to be phase-shifted from the data signals. By default, DSTREAM-ST incorporates the appropriate delay to provide the necessary setup and hold timings for aligned TRACEDATA and TRACECLK signals.

DSTREAM-ST only supports DDR clocking mode. Parallel trace data is captured on both the rising and falling edges of the trace clock signal.

--- **Note** ---

Although the debug unit can compensate for large amounts of skew between the trace signals, to avoid the extra calibration step during configuration, Arm recommends matching the lengths of the signals within a 10mm window.

No pull-up or pull-down resistors are required for the trace signals.

To improve signal integrity, it is good practice to provide impedance matching resistors on the TRACEDATA and TRACECLK outputs close to the target device. The value of these resistors, added to the impedance of the driver, must be approximately equal to 50Ω.

To achieve the maximum data rate, Arm recommends using the Short 20-way 0.05” pitch ribbon cable.

The following figure and table describe the timing for **TRACECLK**:

![TRACECLK timing diagram](image)

**Figure 1-10** TRACECLK timing diagram

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Min</th>
<th>Max</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Tperiod (min)</td>
<td>1.667ns</td>
<td>125ms</td>
<td>Clock period</td>
</tr>
<tr>
<td>Twh (min)</td>
<td>833ps</td>
<td>62.5ms</td>
<td>High pulse width</td>
</tr>
<tr>
<td>Twl (min)</td>
<td>833ps</td>
<td>62.5ms</td>
<td>Low pulse width</td>
</tr>
</tbody>
</table>

**Switching thresholds**

The debug unit detects the target reference voltage and automatically adjusts its switching thresholds to 50% of this voltage. For example, on a 3.3V target system, the switching thresholds are set to 1.65V.

**Hot-plugging**

If you connect an unpowered DSTREAM-ST unit to a powered target, on any of the debug or trace signals, there is a maximum leakage current into the DSTREAM-ST unit of ±10μA.
1.7 Target Voltage Reference (VTREF) signals

The Target Voltage Reference, or VTREF, signals are used by DSTREAM-ST to determine the correct logic levels of all inputs and outputs of the debug and trace interface.

To work with debug and trace interfaces on differing voltage rails, the DSTREAM-ST unit supports separate debug and trace voltage domains.

VTREF

When using either the CoreSight 20 or Arm JTAG 20 connector, only one voltage domain is supported. The voltage domain is determined using the VTREF signal.

DEBUG_VTREF

When using the Mictor adapter, or optional MIPI-34 or MIPI-60 adapters, the voltage domain of the debug signals is determined using the DEBUG_VTREF signal.

TRACE_VTREF

When using the Mictor adapter, or optional MIPI-34 or MIPI-60 adapters, the voltage domain of the trace signals is determined using the TRACE_VTREF signal.

Note

If only the TRACE_VTREF signal is connected on a Mictor, MIPI-34, or MIPI-60 connector of a target, DSTREAM-ST uses that signal to determine the logic levels of both the debug and trace signals.

Arm recommends connecting VTREF signals directly to one or more appropriate power rails on the target board. If a series resistor is used for short-circuit protection, the value used must be less than 100Ω.

VTREF signals that are received by DSTREAM-ST are loaded with a resistance of approximately 10KΩ to ground. The signals are filtered, limited, and buffered to provide the required VDD (Voh) and reference voltages (VTH) for the I/O stages of the debug unit.

To be recognized by DSTREAM-ST as a valid target reference voltage, VTREF signals must be above 800mV.

DSTREAM-ST supports debug and trace logic levels between 1.2V and 3.3V.

Note

Logic levels outside this window might work, but are not guaranteed to work.

DSTREAM-ST internally limits the VTREF signal to a minimum of approximately 1.1V, and a maximum of approximately 3.4V.

The relationships of Voh and VTH to VTREF are:
The input and output characteristics of the DSTREAM-ST unit are compatible with logic levels from TTL-compatible, or CMOS logic in target systems.
1.8 I/O diagrams for DSTREAM-ST signals

The following diagrams and descriptions illustrate a simplified view of how each signal type is connected within the debug unit.

--- Note ---

All comparator inputs have an indeterminate band of 100mV above, and below, \( \text{VTREF}/2 \). Signals that are output from the target system, when passing through this voltage region, must be monotonic.

---

**Input/Output signals**

Standard input/output signals (TDI, TMS, TDO, RTCK, SWDIO, DBGRQ, DBGACK) use LVCMOS output buffers and comparator inputs with a series 33Ω resistor.

![Figure 1-12 Input/Output signals](image)

**TCK signal**

The TCK output signal is similar to a standard output signal, but also has a switchable capacitor, forming a T-filter, which can reduce the TCK slew-rate.

Enabling this filter is not currently supported in Arm Development Studio.

![Figure 1-13 TCK signal](image)

**Reset signals**

The reset signals (nSRST and nTRST) are similar to the standard input/output signals. However, they have an extra LVCMOS driver, which is connected using a 4K7 resistor, that provides the weak pull-up and pull-down functionality.

![Figure 1-14 Reset signals](image)
Trace signals

The trace signals (TRACEDATA[0-3] and TRACECLK) are similar to standard inputs, but are also terminated to VTREF/2 through 50Ω resistors. These resistors prevent signals from being reflected back to the target system, increasing signal integrity and the maximum data rate.

Disabling the input terminations is not currently supported in Arm Development Studio.

VTREF signals

The VTREF signals (VTREF, DEBUG_VTREF and TRACE_VTREF) are buffered to provide:
- A VDD rail for the LVCMOS output buffers.
- The VTREF/2 reference/termination rail.

For the debug unit to detect that a target is present, the VTREF signal must higher than 800mV.
1.9 Typical SWD circuit

A typical SWD circuit:

![Typical SWD circuit diagram]

---

**Note**

To improve signal integrity, it is good practice to provide an impedance-matching resistor on the **SWDIO** and **SWO** outputs of the processor. The value of these resistors, added to the impedance of the driver, must be approximately equal to 50Ω.
1.10 Typical JTAG circuit

A typical JTAG circuit:

--- Note ---
To improve signal integrity, it is good practice to provide an impedance matching resistor on the TDO and RTCK outputs of the processor. The value of these resistors, added to the impedance of the driver, must be approximately equal to 50Ω.
Chapter 2
Target interface connectors

DSTREAM-ST has an Arm JTAG 20 connector, a CoreSight 20 connector, an auxiliary connector, and a user I/O connector.

To adapt debug connectors for other target connectors, you can use cables and adapter boards. Some of these cables and adapter boards are supplied with DSTREAM-ST. Others can be requested from Arm.

If your target system uses a connector which is not currently supported, and you are considering a volume order of DSTREAM-ST, contact Arm support with your requirements. Arm might be able to supply a compatible adapter on a fast-turn, prototype basis.

Note

All connector pinouts in this chapter are shown as they would appear on the target board.

It contains the following sections:

• 2.1 Target connector selection guide on page 2-33.
• 2.2 Arm JTAG 20 connector on page 2-34.
• 2.3 CoreSight™ 10 connector on page 2-35.
• 2.4 CoreSight™ 20 connector on page 2-36.
• 2.5 TI JTAG 14 connector on page 2-38.
• 2.6 Mictor 38 connector on page 2-39.
• 2.7 MIPI 34 connector on page 2-41.
• 2.8 MIPI 60 connector on page 2-43.
• 2.9 Auxiliary (AUX) connector on page 2-45.
• 2.10 User I/O connector on page 2-46.
2.1 **Target connector selection guide**

When choosing a debug or trace connector to design into a target board, there are many connector attributes to consider.

The connector attributes are:

<table>
<thead>
<tr>
<th>Connector</th>
<th>Arm JTAG 20</th>
<th>CoreSight 10</th>
<th>CoreSight 20</th>
<th>TI JTAG 14</th>
<th>MICTOR 38</th>
<th>MIPI 34</th>
<th>MIPI 60</th>
</tr>
</thead>
<tbody>
<tr>
<td>JTAG supported</td>
<td>Yes</td>
<td>Yes</td>
<td>Yes</td>
<td>Yes</td>
<td>Yes</td>
<td>Yes</td>
<td>Yes</td>
</tr>
<tr>
<td>SWD supported</td>
<td>Yes</td>
<td>Yes</td>
<td>Yes</td>
<td>Yes</td>
<td>Yes</td>
<td>Yes</td>
<td>Yes</td>
</tr>
<tr>
<td>SWO supported</td>
<td>Yes</td>
<td>Yes</td>
<td>Yes</td>
<td>Yes</td>
<td>Yes</td>
<td>Yes</td>
<td>Yes</td>
</tr>
<tr>
<td>Parallel trace supported</td>
<td>No</td>
<td>No</td>
<td>Yes</td>
<td>No</td>
<td>Yes</td>
<td>Yes</td>
<td>Yes</td>
</tr>
<tr>
<td>Max parallel trace width (1)</td>
<td>N/A</td>
<td>N/A</td>
<td>4</td>
<td>N/A</td>
<td>16</td>
<td>4</td>
<td>32</td>
</tr>
<tr>
<td>Separate debug/trace voltage domains</td>
<td>No</td>
<td>No</td>
<td>No</td>
<td>No</td>
<td>Yes</td>
<td>Yes</td>
<td>Yes</td>
</tr>
<tr>
<td>Requires adapter</td>
<td>No</td>
<td>No</td>
<td>No</td>
<td>Yes</td>
<td>Yes</td>
<td>Yes</td>
<td>Yes</td>
</tr>
<tr>
<td>Cable signal integrity</td>
<td>Medium</td>
<td>Good</td>
<td>Good</td>
<td>Poor</td>
<td>Excellent</td>
<td>Good</td>
<td>Excellent</td>
</tr>
<tr>
<td>MIPI pinout compatible</td>
<td>No</td>
<td>Yes</td>
<td>Yes</td>
<td>No</td>
<td>No</td>
<td>Yes</td>
<td>Yes</td>
</tr>
<tr>
<td>Target connector cost</td>
<td>Low</td>
<td>Low</td>
<td>Low</td>
<td>Low</td>
<td>High</td>
<td>Low</td>
<td>Medium</td>
</tr>
<tr>
<td>Connector durability (2)</td>
<td>High</td>
<td>Low</td>
<td>Low</td>
<td>High</td>
<td>Medium</td>
<td>Low</td>
<td>Medium</td>
</tr>
<tr>
<td>Approximate footprint area (mm²) (3)</td>
<td>297</td>
<td>65</td>
<td>95</td>
<td>250</td>
<td>221</td>
<td>140</td>
<td>170</td>
</tr>
<tr>
<td>Through-hole/SMD</td>
<td>Either</td>
<td>Either</td>
<td>Either</td>
<td>Either</td>
<td>SMD (4)</td>
<td>Either</td>
<td>SMD</td>
</tr>
<tr>
<td>Ease of assembly (placement/soldering)</td>
<td>High</td>
<td>High</td>
<td>High</td>
<td>High</td>
<td>Low</td>
<td>High</td>
<td>Medium</td>
</tr>
</tbody>
</table>

---

**Note**

1. The trace width supported by the connector. DSTREAM-ST supports up to 4-bit wide parallel trace.
2. Through-hole variants of connectors are more durable than SMD variants.
3. Assumes an SMD part is being used. Through-hole parts use additional space on the opposite side of the board.
4. The Mictor 38 connector is a hybrid part which has SMD signal pins and through-hole ground pins (which must be solder-pasted from the top side). Mictor 38 connector is not recommended for future designs.
### 2.2 Arm JTAG 20 connector

The Arm JTAG 20 connector is a 20-way 2.54mm pitch box header which supports JTAG debug, Serial Wire Debug, and SWO trace.

To use this connector with DSTREAM-ST, use the Arm JTAG 20 debug cable supplied in the box contents.

---

#### Warning

Using a non-shrouded header on the target board can lead to short-circuits or signal contention. To ensure the correct polarity and position, Arm recommends that you use a fully-shrouded box header.

---

![Arm JTAG 20 connector pinout](image_url)
2.3 CoreSight™ 10 connector

The CoreSight 10 connector is a 10-way 1.27mm pitch box header which supports JTAG debug, Serial Wire Debug, and SWO trace.

To use this connector with DSTREAM-ST, use the CoreSight 20 debug cable supplied in the box contents.

CoreSight™ 10 pinout table

<table>
<thead>
<tr>
<th>Pin</th>
<th>Signal name</th>
<th>Pin</th>
<th>Signal name</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>VTREF</td>
<td>2</td>
<td>TMS/SWDIO</td>
</tr>
<tr>
<td>3</td>
<td>GND</td>
<td>4</td>
<td>TCK/SWCLK</td>
</tr>
<tr>
<td>5</td>
<td>GND</td>
<td>6</td>
<td>TDO/SWO</td>
</tr>
<tr>
<td>7</td>
<td>Key (NC)</td>
<td>8</td>
<td>TDI</td>
</tr>
<tr>
<td>9</td>
<td>GND</td>
<td>10</td>
<td>nSRST</td>
</tr>
</tbody>
</table>

Note

Pin 7 must be removed for compatibility with DSTREAM-ST and MIPI specifications.

Warning

Using a non-shrouded header on the target board can lead to short-circuits or signal contention. To ensure the correct polarity and position, Arm recommends that you use a fully shrouded box header.
2.4 CoreSight™ 20 connector

The CoreSight 20 connector is a 20-way 1.27mm pitch box header which supports JTAG debug, Serial Wire Debug, SWO trace, and up to 4-bit wide continuous-mode TPIU trace.

To use CoreSight 20 connector connector with DSTREAM-ST, use the CoreSight 20 debug cable supplied in the box contents.

--- Warning ---

You must configure the pinout mode of the CoreSight 20 connector before using it.

If you do not configure the CoreSight 20 connector correctly, your DSTREAM-ST unit might not operate correctly. For example, if the pinout was configured for debug and trace, instead of debug only: the nTRST signal might terminate as if it was a TRACEDATA signal, which causes the nTRST signal to be asserted, and might cause a TAP reset when the DSTREAM-ST unit is connected.

To configure the pinout mode, use the Platform Configuration Editor (PCE) in Arm Development Studio. In the PCE, select Debug Adapter, then select the Probe Configuration tab. In the configuration items table, set the DSTREAMCS20 configuration item to either:

- 0: to use the connector in JTAG debug and trace mode.
- 1: to use the connector in JTAG debug only mode.

For more information, see Configure your debug hardware unit for platform autodetection in the Arm Development Studio User Guide.

---

Figure 2-3 CoreSight 20 connector pinout

CoreSight™ 20 pinout tables

Pinout when DSTREAMCS20 is set to 0:

Table 2-4 Arm CoreSight 20 pinout table (DSTREAMCS20=0)

<table>
<thead>
<tr>
<th>Pin</th>
<th>Signal name</th>
<th>Pin</th>
<th>Signal name</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>VTREF</td>
<td>2</td>
<td>TMS/SWDIO</td>
</tr>
<tr>
<td>3</td>
<td>GND</td>
<td>4</td>
<td>TCK/SWCLK</td>
</tr>
<tr>
<td>5</td>
<td>GND</td>
<td>6</td>
<td>TDO/SWO</td>
</tr>
</tbody>
</table>
Table 2-4  Arm CoreSight 20 pinout table (DSTREAMCS20=0) (continued)

<table>
<thead>
<tr>
<th>Pin</th>
<th>Signal name</th>
<th>Pin</th>
<th>Signal name</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
<td>Key (NC)</td>
<td>8</td>
<td>TDI</td>
</tr>
<tr>
<td>9</td>
<td>GND</td>
<td>10</td>
<td>nSRST</td>
</tr>
<tr>
<td>11</td>
<td>GND (1)</td>
<td>12</td>
<td>TRACECLK</td>
</tr>
<tr>
<td>13</td>
<td>GND (1)</td>
<td>14</td>
<td>TRACEDATA[0]</td>
</tr>
<tr>
<td>15</td>
<td>GND</td>
<td>16</td>
<td>TRACEDATA[1]</td>
</tr>
<tr>
<td>17</td>
<td>GND</td>
<td>18</td>
<td>TRACEDATA[2]</td>
</tr>
<tr>
<td>19</td>
<td>GND</td>
<td>20</td>
<td>TRACEDATA[3]</td>
</tr>
</tbody>
</table>

Pinout when DSTREAMCS20 is set to 1:

Table 2-5  Arm CoreSight 20 pinout table (DSTREAMCS20=1)

<table>
<thead>
<tr>
<th>Pin</th>
<th>Signal name</th>
<th>Pin</th>
<th>Signal name</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>VTREF</td>
<td>2</td>
<td>TMS/SWDIO</td>
</tr>
<tr>
<td>3</td>
<td>GND</td>
<td>4</td>
<td>TCK/SWCLK</td>
</tr>
<tr>
<td>5</td>
<td>GND</td>
<td>6</td>
<td>TDO/SWO</td>
</tr>
<tr>
<td>7</td>
<td>Key (NC)</td>
<td>8</td>
<td>TDI</td>
</tr>
<tr>
<td>9</td>
<td>GND</td>
<td>10</td>
<td>nSRST</td>
</tr>
<tr>
<td>11</td>
<td>GND (1)</td>
<td>12</td>
<td>RTCK</td>
</tr>
<tr>
<td>13</td>
<td>GND (1)</td>
<td>14</td>
<td>SWO</td>
</tr>
<tr>
<td>15</td>
<td>GND</td>
<td>16</td>
<td>nTRST</td>
</tr>
<tr>
<td>17</td>
<td>GND</td>
<td>18</td>
<td>DBGRQ</td>
</tr>
<tr>
<td>19</td>
<td>GND</td>
<td>20</td>
<td>DBGACK</td>
</tr>
</tbody>
</table>

1. Although these pins are typically grounded on the target board, the MIPI specification also allows them to carry power. If they are connected to a power rail (or rails) on the target board, these pins must also be AC-coupled to GND. To couple the pins to GND, use 100nF capacitors that are close to the connector.

Note
Pin 7 must be removed for compatibility with DSTREAM-ST and MIPI specifications.

Warning
Using a non-shrouded header on the target board can lead to short-circuits or signal contention. To ensure the correct polarity and position, Arm recommends that you use a fully shrouded box header.
2.5 TI JTAG 14 connector

The Texas Instruments (TI) JTAG 14 connector is a 14-way 2.54mm pitch box header which supports JTAG debug, Serial Wire Debug, and SWO trace.

To use this connector with DSTREAM-ST, the supplied TI JTAG 14 adapter must be used with the Arm JTAG 20 debug cable.

![TI JTAG 14 connector pinout](image)

**Figure 2-4 TI JTAG 14 connector pinout**

**TI JTAG 14 pinout table**

<table>
<thead>
<tr>
<th>Pin</th>
<th>Signal name</th>
<th>Pin</th>
<th>Signal name</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>TMS/SWDIO</td>
<td>2</td>
<td>nTRST</td>
</tr>
<tr>
<td>3</td>
<td>TDI</td>
<td>4</td>
<td>GND</td>
</tr>
<tr>
<td>5</td>
<td>VTREF</td>
<td>6</td>
<td>NC</td>
</tr>
<tr>
<td>7</td>
<td>TDO/SWO</td>
<td>8</td>
<td>GND</td>
</tr>
<tr>
<td>9</td>
<td>RTCK</td>
<td>10</td>
<td>GND</td>
</tr>
<tr>
<td>11</td>
<td>TCK/SWCLK</td>
<td>12</td>
<td>GND</td>
</tr>
<tr>
<td>13</td>
<td>DBGRQ</td>
<td>14</td>
<td>DBGACK</td>
</tr>
</tbody>
</table>

**Warning**

- Using a non-shrouded header on the target board can lead to short-circuits or signal contention. To ensure the correct polarity and position, Arm recommends that you use a fully shrouded box header.
- For the pin-out of the TI JTAG 14 connector, do not use 14-way IDC cables to connect the target board and debug unit. To avoid cross-talk issues between nTRST, TMS, and TDI, the DSTREAM-ST TI JTAG 14 adapter must connect directly to the target board.
2.6 Mictor 38 connector

The Mictor 38 connector is a 38-way 0.635mm pitch socket which supports JTAG debug, Serial Wire Debug, SWO trace, and up to 16-bit wide continuous-mode TPIU trace.

--- Warning ---

- DSTREAM-ST captures up to 4-bit wide trace (TRACEDATA[0-3]).
- The centre ground pins of the Mictor socket must be solder-pasted on the same side of the PCB as the connector. If you do not solder-paste on the same side of the PCB as the connector, it might cause mechanical or signal integrity issues.

Typically, the socket used is a 2-767004-2 from TE Connectivity.

To use this connector with DSTREAM-ST, the supplied Mictor adapter must be used in conjunction with both the Arm JTAG 20 debug cable and the CoreSight 20 debug cable.

![Mictor 38 connector pinout](image)

Table 2-7 Mictor 38 pinout table

<table>
<thead>
<tr>
<th>Pin</th>
<th>Signal name</th>
<th>Pin</th>
<th>Signal name</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>NC</td>
<td>2</td>
<td>NC</td>
</tr>
<tr>
<td>3</td>
<td>NC</td>
<td>4</td>
<td>NC</td>
</tr>
<tr>
<td>5</td>
<td>GND</td>
<td>6</td>
<td>TRACECLK</td>
</tr>
<tr>
<td>7</td>
<td>DBGRQ</td>
<td>8</td>
<td>DBGACK</td>
</tr>
<tr>
<td>9</td>
<td>nSRST</td>
<td>10</td>
<td>EXTTRIG(1)</td>
</tr>
<tr>
<td>11</td>
<td>TDO</td>
<td>12</td>
<td>TRACE_VTREF(2)</td>
</tr>
<tr>
<td>13</td>
<td>RTCK</td>
<td>14</td>
<td>DEBUG_VTREF(2)</td>
</tr>
<tr>
<td>15</td>
<td>TCK</td>
<td>16</td>
<td>TRACEDATA[7]</td>
</tr>
</tbody>
</table>
### Table 2-7 Mictor 38 pinout table (continued)

<table>
<thead>
<tr>
<th>Pin</th>
<th>Signal name</th>
<th>Pin</th>
<th>Signal name</th>
</tr>
</thead>
<tbody>
<tr>
<td>17</td>
<td>TMS</td>
<td>18</td>
<td>TRACEDATA[6]</td>
</tr>
<tr>
<td>19</td>
<td>TDI</td>
<td>20</td>
<td>TRACEDATA[5]</td>
</tr>
<tr>
<td>21</td>
<td>nTRST</td>
<td>22</td>
<td>TRACEDATA[4]</td>
</tr>
<tr>
<td>29</td>
<td>TRACEDATA[12]</td>
<td>30</td>
<td>Logic 0 (3)</td>
</tr>
<tr>
<td>31</td>
<td>TRACEDATA[11]</td>
<td>32</td>
<td>Logic 0 (3)</td>
</tr>
<tr>
<td>33</td>
<td>TRACEDATA[10]</td>
<td>34</td>
<td>Logic 1 (3)</td>
</tr>
<tr>
<td>35</td>
<td>TRACEDATA[9]</td>
<td>36</td>
<td>TRACECTL (4)</td>
</tr>
<tr>
<td>37</td>
<td>TRACEDATA[8]</td>
<td>38</td>
<td>TRACEDATA[0]</td>
</tr>
</tbody>
</table>

#### Note ####

1. The **EXTTRIG** signal is deprecated and not supported by Arm Development Studio.
2. Although the Arm CoreSight specification only supports a single **VTREF** (on pin 12), DSTREAM-ST can support separate debug and trace **VTREFs**. If only **TRACE_VTREF** is powered, DSTREAM-ST assumes that both debug and trace are to operate at that voltage.
3. These signals are not used by DSTREAM-ST. To maintain compatibility with other debug units, connect the signals to the appropriate power rails.
4. The **TRACECTL** signal is not currently supported by DSTREAM-ST because only continuous-mode TPIU trace is supported.
2.7 MIPI 34 connector

The MIPI 34 connector is a 34-way 1.27mm pitch box header which supports JTAG debug, Serial Wire Debug, SWO trace, and up to 4-bit wide continuous-mode TPIU trace.

The MIPI 34 connector supports separate voltage domains for the debug and trace signals. You must supply the appropriate voltages to both of the VTREF pins.

--- Note ---

This connector is rarely used on target boards. The MIPI 34 adapter and debug cable is not supplied with the DSTREAM-ST unit, but are available on request.

---

![Figure 2-6 MIPI 34 connector pinout](image)

**MIPI 34 pinout table**

<table>
<thead>
<tr>
<th>Pin</th>
<th>Signal name</th>
<th>Pin</th>
<th>Signal name</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>DEBUG_VTREF</td>
<td>2</td>
<td>TMS/SWDIO</td>
</tr>
<tr>
<td>3</td>
<td>GND</td>
<td>4</td>
<td>TCK/SWCLK</td>
</tr>
<tr>
<td>5</td>
<td>GND</td>
<td>6</td>
<td>TDO/SWO</td>
</tr>
<tr>
<td>7</td>
<td>Key (NC)</td>
<td>8</td>
<td>TDI</td>
</tr>
<tr>
<td>9</td>
<td>GND</td>
<td>10</td>
<td>nSRST</td>
</tr>
<tr>
<td>11</td>
<td>GND (1)</td>
<td>12</td>
<td>RTCK</td>
</tr>
</tbody>
</table>
### Table 2-8 MIPI 34 pinout table (continued)

<table>
<thead>
<tr>
<th>Pin</th>
<th>Signal name</th>
<th>Pin</th>
<th>Signal name</th>
</tr>
</thead>
<tbody>
<tr>
<td>13</td>
<td>GND (1)</td>
<td>14</td>
<td>TRST_PD (2)</td>
</tr>
<tr>
<td>15</td>
<td>GND</td>
<td>16</td>
<td>nTRST</td>
</tr>
<tr>
<td>17</td>
<td>GND</td>
<td>18</td>
<td>DBGRQ</td>
</tr>
<tr>
<td>19</td>
<td>GND</td>
<td>20</td>
<td>DBGACK</td>
</tr>
<tr>
<td>21</td>
<td>GND</td>
<td>22</td>
<td>TRACECLK</td>
</tr>
<tr>
<td>23</td>
<td>GND</td>
<td>24</td>
<td>TRACEDATA[0]</td>
</tr>
<tr>
<td>25</td>
<td>GND</td>
<td>26</td>
<td>TRACEDATA[1]</td>
</tr>
<tr>
<td>27</td>
<td>GND</td>
<td>28</td>
<td>TRACEDATA[2]</td>
</tr>
<tr>
<td>29</td>
<td>GND</td>
<td>30</td>
<td>TRACEDATA[3]</td>
</tr>
<tr>
<td>31</td>
<td>GND</td>
<td>32</td>
<td>TRACEEXT (3)</td>
</tr>
<tr>
<td>33</td>
<td>GND</td>
<td>34</td>
<td>TRACE_VTREF</td>
</tr>
</tbody>
</table>

**Note**

1. Although these pins are typically grounded on the target board, the MIPI specification also allows them to carry power. If they are connected to power rail (or rails) on the target board, these pins must also be AC coupled to GND using 100nF capacitors that are close to the connector.

2. The TRST_PD signal allows the target board to have a second TAP reset signal which is normally pulled-down. For more information, see the MIPI debug connector specification.

3. The TRACEEXT signal is not supported by DSTREAM-ST.

**Note**

Pin 7 must be removed for compatibility with DSTREAM-ST and MIPI specifications.

**Warning**

Using a non-shrouded header on the target board can lead to short-circuits or signal contention. To ensure the correct polarity and position, Arm recommends that you use a fully shrouded box header.
2.8 MIPI 60 connector

The MIPI 60 connector is a 60-way 0.5mm pitch socket which supports JTAG debug, Serial Wire Debug, SWO trace, and up to 32-bit wide continuous-mode TPIU trace.

Typically, the socket is a QTH-030-01-L-D-A from Samtec.

Note

- DSTREAM-ST is only capable of capturing up to 4-bit wide trace (TRACEDATA[0-3]).
- The MIPI 60 connector supports separate voltage domains for the debug and trace signals. It is necessary to supply the appropriate voltages to both of the VTREF pins.
- The MIPI 60 connector is not supplied with DSTREAM-ST, but is available upon request. To request one, contact Arm support.
- To use this connector with DSTREAM-ST, the supplied Mictor adapter must be used in conjunction with both the Arm JTAG 20 debug cable and the CoreSight 20 debug cable.

![MIPI 60 connector pinout](image)

MIPI 60 pinout table

<table>
<thead>
<tr>
<th>Pin</th>
<th>Signal name</th>
<th>Pin</th>
<th>Signal name</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>DEBUG_VTREF</td>
<td>2</td>
<td>TMS/SWDIO</td>
</tr>
<tr>
<td>3</td>
<td>TCK</td>
<td>4</td>
<td>TDO</td>
</tr>
<tr>
<td>5</td>
<td>TDI</td>
<td>6</td>
<td>nSRST</td>
</tr>
<tr>
<td>7</td>
<td>RTCK</td>
<td>8</td>
<td>TRST_PD (1)</td>
</tr>
<tr>
<td>9</td>
<td>nTRST</td>
<td>10</td>
<td>DBGQR</td>
</tr>
<tr>
<td>11</td>
<td>DBGACK</td>
<td>12</td>
<td>TRACE_VTREF</td>
</tr>
<tr>
<td>13</td>
<td>TRACECLK[0]</td>
<td>14</td>
<td>RESERVED</td>
</tr>
</tbody>
</table>
### Table 2-9 MIPI 60 pinout table (continued)

<table>
<thead>
<tr>
<th>Pin</th>
<th>Signal name</th>
<th>Pin</th>
<th>Signal name</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>GND</td>
<td>16</td>
<td>GND</td>
</tr>
<tr>
<td>17</td>
<td>TRACECTL</td>
<td>18</td>
<td>TRACEDATA[19]</td>
</tr>
<tr>
<td>19</td>
<td>TRACEDATA[0]</td>
<td>20</td>
<td>TRACEDATA[20]</td>
</tr>
<tr>
<td>23</td>
<td>TRACEDATA[2]</td>
<td>24</td>
<td>TRACEDATA[22]</td>
</tr>
<tr>
<td>33</td>
<td>TRACEDATA[7]</td>
<td>34</td>
<td>TRACEDATA[27]</td>
</tr>
<tr>
<td>35</td>
<td>TRACEDATA[8]</td>
<td>36</td>
<td>TRACEDATA[28]</td>
</tr>
<tr>
<td>37</td>
<td>TRACEDATA[9]</td>
<td>38</td>
<td>TRACEDATA[29]</td>
</tr>
<tr>
<td>43</td>
<td>TRACEDATA[12]</td>
<td>44</td>
<td>RESERVED</td>
</tr>
<tr>
<td>45</td>
<td>TRACEDATA[13]</td>
<td>46</td>
<td>RESERVED</td>
</tr>
<tr>
<td>47</td>
<td>TRACEDATA[14]</td>
<td>48</td>
<td>RESERVED</td>
</tr>
<tr>
<td>49</td>
<td>TRACEDATA[15]</td>
<td>50</td>
<td>RESERVED</td>
</tr>
<tr>
<td>51</td>
<td>TRACEDATA[16]</td>
<td>52</td>
<td>RESERVED</td>
</tr>
<tr>
<td>53</td>
<td>TRACEDATA[17]</td>
<td>54</td>
<td>RESERVED</td>
</tr>
<tr>
<td>55</td>
<td>TRACEDATA[18]</td>
<td>56</td>
<td>RESERVED</td>
</tr>
<tr>
<td>57</td>
<td>GND</td>
<td>58</td>
<td>GND</td>
</tr>
<tr>
<td>59</td>
<td>RESERVED</td>
<td>60</td>
<td>RESERVED</td>
</tr>
</tbody>
</table>

**Note**

1. The **TRST_PD** signal allows the target board to have a second TAP reset signal which is normally pulled-down. For more information, see the MIPI debug connector specification.

**Note**

- DSTREAM-ST only supports one channel of parallel trace.
- Pins marked as RESERVED might be internally connected in DSTREAM-ST, but are not currently supported.
2.9 Auxiliary (AUX) connector

The Auxiliary (AUX) connector on the front of DSTREAM-ST is reserved for future use and is intended to support external probes for high-speed trace capture (for example, 32-bit, HSSTP, or PCIe).

--- Warning ---

This connector is not intended for user I/O. Do not attempt to connect anything other than Arm DSTREAM-ST probes.

This connector is not compatible with older RealView Trace (RVT) probes.
2.10 User I/O connector

To set up custom input or output signals to your target, use the user Input/Output (I/O) connector.

The user I/O connector is a standard 10-way 2.54mm pitch box header on the rear of DSTREAM-ST.

![User I/O connector pinout](image)

**Figure 2-8 User I/O connector pinout**

---

**Note**

When connecting and disconnecting the user I/O port, Arm recommends that all equipment is powered-down.

---

**User I/O pinout table**

<table>
<thead>
<tr>
<th>Pin</th>
<th>Signal name</th>
<th>Pin</th>
<th>Signal name</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>Output 1</td>
<td>2</td>
<td>Output 2</td>
</tr>
<tr>
<td>3</td>
<td>Output 3</td>
<td>4</td>
<td>Output 4</td>
</tr>
<tr>
<td>5</td>
<td>Output 5</td>
<td>6</td>
<td>Input 1</td>
</tr>
<tr>
<td>7</td>
<td>Output 6</td>
<td>8</td>
<td>Input 2</td>
</tr>
<tr>
<td>9</td>
<td>3.3V (output)</td>
<td>10</td>
<td>GND</td>
</tr>
</tbody>
</table>

---

**Note**

- User outputs use the 3.3V LVCMOS standard and have a 100R series resistor for short-circuit protection.
- User inputs use the 3.3V LVCMOS standard and have a 10K series resistor and 100K pull-up resistor. The inputs can be safely driven up to a maximum of 5V.
- The 3.3V power output can be used to supply external circuitry up to a maximum current of 150mA. If an over-current condition occurs, this power output shuts down until the debug unit is reset.
- User I/O signals are not currently supported within Arm Development Studio, although low-speed control might still be possible via ConfigItems and the command-line utilities.
Chapter 3
Target board design

When you design a target board to connect to the DSTREAM-ST unit, you must consider the rules that are discussed in this chapter.

It contains the following sections:
• 3.1 Overview of high-speed design on page 3-48.
• 3.2 JTAG port buffering on page 3-51.
• 3.3 Series termination on page 3-54.
• 3.4 Modeling on page 3-55.
• 3.5 Target design checklist on page 3-56.
3.1 Overview of high-speed design

When designing a target board that will be connected to DSTREAM-ST, it is important to use good digital design practice to achieve high Signal Integrity (SI).

While many target boards already take SI into consideration for trace signals, it is also important to use the same design methodology for the debug signals. To achieve the high-data throughput that is required to debug modern target systems, DSTREAM-ST is designed to drive its JTAG interface at up to 180MHz. To drive at this frequency, DSTREAM-ST uses fast output drivers with short rise-times.

--- Note ---
A target system might work perfectly when it is connected to an older or slower debug unit, but it could fail to work with DSTREAM-ST because of the faster rise-times.

---

There are many design rules that you can implement to ensure high SI in the debug and trace interfaces:

--- Note ---
While these rules apply to all digital signals, Arm recommends giving special attention to the clock signals, TCK, RTCK, and TRACECLK.

---

- **Avoid stubs**

  Where possible, debug and trace signals should be point-to-point between the driver and receiver of the signal. In addition, ensure no T-junctions or branches lead to other circuitry on the target board.

![Figure 3-1 Point-to-point signal](image1.png)

For debug signals, pull-up or pull-down resistors are often required. Pull-up or pull-down resistors might create a branch or stub in the signal path. It is important to keep the stub length in the signal path as short as possible.

![Figure 3-2 Stub length](image2.png)

If a signal is routed with a long stub, the signal from the driver is split two ways when it reaches the T-junction. The signal that reaches the target device initially has a lower amplitude until the other half of the signal has reflected back from the end of the stub. The reflection has the effect of creating a stepped signal at the target device. A stepped signal at the target device can cause extra false signal edges to be received.
The simplest method to avoid a long stub causing false edges is to shorten the stub length by rerouting the signal. While rerouting the signal might add length to the signal route, the reduction in stub length is much more favorable.

Alternative methods include:
— To prevent signal reflections affecting the incoming signal, use a buffer at T-junctions. This method is used to replicate clock signals.
— To route a signal without stubs, use an analog switch. This method is used when a device pin has multiple functions, for example, JTAG and general I/O.
— To deflect a larger portion of the signal away from the stub, use a resistor at the junction of the stub. This method is used when the stub leads to lower-bandwidth circuitry.

**Ensure the continuity of return signals**

As a digital signal propagates along its route, an inverse signal travels through the adjacent plane because of the electric-field coupling between the signal and the plane. When the signal edges are short, the return signal usually follows the path of least inductance, rather than resistance. This means that the return signal flows through a path in the adjacent plane, that is as close as possible to the signal route. When the return path is interrupted, it causes distortion and some loss in the signal.
To minimize return path issues:
— Ensure that the return path that is adjacent to the signal is continuous with no slots or accidental voids that are caused by anti-pads.
— When routing a signal from one layer to another, link the planes close to the signal via using a return via. If the planes are at different voltages, use a low-value capacitor to AC-couple the return path.
— When routing signals to and from a cable connector, ensure that all of the return signals of the cable are used. Directly link the return signals or AC-couple them to ground, as necessary.

• **Minimize crosstalk**

Every signal route on a target board has some effect on nearby signal tracks because of the coupling of electric and magnetic fields between the tracks. The electric and magnetic field coupling causes small variations in the surrounding signals which, over long enough distances, can cause data corruption.

There are several ways to minimize electric and magnetic field coupling:
— Space the signal tracks further apart. Arm recommends to keep adjacent signals at least three times further apart than they are from the nearest plane (the 3W rule).
— Bring the plane closer to the signals. To reduce the 3W distance that is needed between adjacent signals, use thinner laminates between the signal and plane layers.
— Keep the signal tracks as short as possible. To cut down on routing while also reducing crosstalk, place a debug or trace connector closer to the target device.

• **Use impedance matching**

Every signal route on a target board has an effective impedance that is measured in Ohms. Effective impedance is the equivalent resistance to ground a signal experiences when it initially enters a signal route, before any reflection from the far end has occurred.

If the different portions of a signal route have different impedances, it can cause reflections in the route. Reflections reduce the integrity of the signal.

DSTREAM-ST is designed to work with target boards that use 50Ω signal tracks.

Most modern PCB design tools include functionality for calculating track impedance. There are also various free resources online for calculating the impedance of the various types of PCB track.
3.2 JTAG port buffering

JTAG buffering is sometimes required on the target board to improve signal integrity and increase the usable bandwidth of the interface. You can implement JTAG buffering using common off-the-shelf parts, at little cost.

Usually, the JTAG connector of a target system connects to a single device, for example:

![JTAG connection without buffers](image1)

Figure 3-5 JTAG connection without buffers

Note

Pull-up and pull-down resistors are omitted for clarity.

To act as a series terminator, you must place a resistor close to the TDO pin of target device. Placing a resistor close to the TDO pin is the simplest option, and achieves good signal integrity because each signal is point-to-point.

However, if the TDO output of the target device has a weak drive-strength (<4mA), the TDO output could significantly limit the maximum frequency of the JTAG interface. To resolve this, place a buffer close to the TDO pin of the target device with the appropriate series termination resistor:

![JTAG connection with TDO buffer](image2)

Figure 3-6 JTAG connection with TDO buffer

Sometimes, two or more devices are chained together in the target system:

![Daisy-chained JTAG connection without buffers](image3)

Figure 3-7 Daisy-chained JTAG connection without buffers
Achieving good signal integrity becomes difficult in this scenario because the TMS and TCK signals are branched at T-junctions. The signal integrity of the TMS signal is not important because until a rising edge of TCK signal is detected, it is ignored by the target device. The signal integrity of the TCK signal is important because any false edges cause the target device to sample TDI and TMS signals too many times. Sampling the TDI and TMS signals too many times corrupts the serial data stream that is seen by the target devices.

To avoid this issue, always use buffering where the TCK signal is split:

![Figure 3-8 Daisy-chained JTAG connection with TCK buffers](image)

The solution in the above figure prevents the two TCK branches from interacting and ensures good signal integrity with minimal overshoot. You must place buffers and series termination resistors as close as possible to the T-junction of the TCK signal.

This causes some skew between the TDI, TMS, and TCK signals. To correct this skew, use the same type of buffers on the TDI, TMS, and TCK signals. For example:

![Figure 3-9 Fully buffered JTAG connection](image)
This solution matches the skew between TDI/TMS and TCK signals to achieve high JTAG frequencies. Again, place the buffers and series termination resistors as close as possible to the T-junction of the TMS and TCK signals.

Note

- For added noise rejection, Schmitt buffers can be used instead of standard buffers.
- Arm recommends you use buffers with a drive strength of 24mA or above.
- For any buffered signal, place the signal pull-up or pull-down resistor at the input-side of the buffer.

For guidance on selecting series termination resistors, see *Series termination on page 3-54.*
3.3 Series termination

Series termination, or source termination, is a technique that is used in point-to-point signaling, to ensure that no excessive overshoot or ringing occurs.

To achieve series termination, use a series resistor to reduce the source voltage, by approximately 50%, as it is transmitted by the driver. When the signal reaches the end of the transmission line, the high impedance of the receiver causes a reflection that reverts the signal to its original amplitude. When the reflection returns to the series terminating resistor, the potential across the resistor drops to zero, preventing any further current from entering the transmission line. The receiver observes a perfect 100% logic transition, without any overshoot or ringing.

To ensure that a reliable signal is delivered to the DSTREAM-ST unit, Arm recommends that all outputs from the target system are simulated, and, if necessary, series terminated. Some overshoot or undershoot is acceptable, but Arm recommends ensuring this is kept less than ~0.5V. Above ~0.5V, the clamping diodes at the receivers start to cause high transient currents, which then cause increased crosstalk, radio emissions, and target power usage.

The target signal impedance for DSTREAM-ST is 50Ω.

When the outputs cannot be simulated, typical series terminating resistor values are:

<table>
<thead>
<tr>
<th>Driver strength</th>
<th>Typical series terminator</th>
<th>Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td>32mA</td>
<td>39Ω</td>
<td>Best signal integrity, highest speed</td>
</tr>
<tr>
<td>24mA</td>
<td>33Ω</td>
<td>-</td>
</tr>
<tr>
<td>16mA</td>
<td>27Ω</td>
<td>-</td>
</tr>
<tr>
<td>12mA</td>
<td>22Ω</td>
<td>-</td>
</tr>
<tr>
<td>8mA</td>
<td>15Ω</td>
<td>-</td>
</tr>
<tr>
<td>6mA</td>
<td>10Ω</td>
<td>Worst signal integrity, lowest speed</td>
</tr>
</tbody>
</table>

Some types of IC use impedance matched outputs to improve their signal integrity. Impedance matched outputs are commonly achieved by using weaker drive transistors to slow down the edge transitions. Using weaker drive transistors limits the data throughput of the driver.

To achieve the highest data rates with the best signal integrity, Arm recommends using:
- A fast and strong driver.
- An appropriate series terminating resistor.

If you determine that series terminating resistors are not required, as a backup option, Arm recommends that 0Ω links are placed close to the driver.

When series terminating multiple signals, it is common to use small quad resistor packages. Small quad resistor packages save board space, and reduce the parasitic effects without much risk of placement or tombstoning issues during production.
3.4 Modeling

For trace bit rates of 0-600Mbps, basic signal integrity can be established using simplified modeling. Most of the transmission line model consists of the cable that is used to connect the DSTREAM-ST unit and the target.

- The 30cm CoreSight cable is made using 0.635mm pitch ribbon, and can be modeled as a 66Ω transmission line, with a 1.5ns propagation delay, and 0.4Ω DC resistance. The connectors at either end of the cable can be modeled as a 0.5pF capacitance to ground.
- The 15cm CoreSight cable is made using 0.635mm pitch ribbon, and can be modeled as a 66Ω transmission line, with a 0.75ns propagation delay, and 0.2Ω DC resistance. The connectors at either end of the cable can be modeled as a 0.5pF capacitance to ground.
- The JTAG 20 cable is made using 1.27mm pitch ribbon, and can be modeled as a 100Ω transmission line, with a 1.5ns propagation delay, and 0.1Ω DC resistance. The connectors at either end can be modeled as a 1.0pF capacitance to ground.

The circuit at the DSTREAM-ST unit end of the transmission line can be modeled using the following primitives:

- All resistors can be modeled as their ideal resistance values with minimum or zero parasitics.
- All capacitors can be modeled as their ideal capacitance values with minimum or zero parasitics.
- Input comparators can be modeled using the Spartan 3 SSTLx_I model. The switching threshold can be assumed to be half of the VTREF voltage, as supplied by the target. The data is valid when it is 100mV above or below this threshold.
- Output drivers can be modeled using the Spartan 3 LVCMOS Fast 16mA model. You must choose the model voltage to match the target system voltage.

All other parasitics and traces within the DSTREAM-ST are negligible for most purposes.

Note

To achieve good signal integrity, use series termination on all target outputs.
### 3.5 Target design checklist

To ensure your target design is compatible with the DSTREAM-ST unit, your answer to each applicable question in this checklist must be ‘Yes’.

——— Note ———

Not all questions are applicable to every target design.

<table>
<thead>
<tr>
<th>Check item</th>
<th>Status</th>
</tr>
</thead>
<tbody>
<tr>
<td>Are any TDI, TMS, TDO, or SWDIO signals pulled HIGH?</td>
<td></td>
</tr>
<tr>
<td>Are any TCK, RTCK, or SWCLK signals pulled LOW?</td>
<td></td>
</tr>
<tr>
<td>Are any nTRST or nSRST signals pulled to their inactive state (usually HIGH)?</td>
<td></td>
</tr>
<tr>
<td>To pass data between the TCK domain and the internal clock domain, does the target device contain the necessary synchronization logic?</td>
<td></td>
</tr>
<tr>
<td>If used, does RTCK have its own driver (separate from TCK)?</td>
<td></td>
</tr>
<tr>
<td>If TCK is routed to multiple devices, have you used buffers to fan-out the signal (to prevent signal reflections)?</td>
<td></td>
</tr>
<tr>
<td>Can the debug unit drive nTRST and nSRST separately?</td>
<td></td>
</tr>
<tr>
<td>To allow debug from reset, can you reset the target device without initializing its debug logic?</td>
<td></td>
</tr>
<tr>
<td>If using Serial wire Debug, is the TMS/SWDIO signal bidirectional (no uni-directional buffers)?</td>
<td></td>
</tr>
<tr>
<td>To reduce the need to calibrate during setup, are any TRACEDATA and TRACECLK signals length-matched within a 10mm window?</td>
<td></td>
</tr>
<tr>
<td>Where possible, have you eliminated stubs and other parasitic effects from debug and trace signals?</td>
<td></td>
</tr>
<tr>
<td>To obtain 50Ω output impedance, have you routed any outputs from the target device through series termination resistors?</td>
<td></td>
</tr>
<tr>
<td>Have the appropriate VTREF signal (or signals) been connected to the debug or trace connector (or connectors)?</td>
<td></td>
</tr>
<tr>
<td>Either directly or through a resistor of 100Ω or less, are VTREF pins connected to the debug/trace logic rail (or rails)?</td>
<td></td>
</tr>
<tr>
<td>Are the debug/trace logic rails in the range of 1.2V to 3.3V?</td>
<td></td>
</tr>
<tr>
<td>Are all GND pins of the debug/trace connector (or connectors) either directly connected to, or AC-coupled to, GND, close to the connector?</td>
<td></td>
</tr>
<tr>
<td>If using a Mictor socket, are the central GND pins solder-pasted on the same side of the board?</td>
<td></td>
</tr>
<tr>
<td>If using a standard 2.54mm or 1.27mm header, is the connector fully shrouded to avoid mis-connection (space permitting)?</td>
<td></td>
</tr>
<tr>
<td>If using a CoreSight 10/20 or MIPI 34 connector, have you considered the removal of pin-7?</td>
<td></td>
</tr>
<tr>
<td>To ensure the continuity of return paths, do any signal vias have return vias placed close to them?</td>
<td></td>
</tr>
<tr>
<td>Have you checked the board layout to ensure that no signals cross slots or voids in the adjacent plane (or planes)?</td>
<td></td>
</tr>
<tr>
<td>Where possible, has crosstalk between debug and trace signals been minimized?</td>
<td></td>
</tr>
<tr>
<td>Are all debug and trace signals impedance-matched to 50Ω?</td>
<td></td>
</tr>
</tbody>
</table>