Arm® SSE-123 Example Subsystem

Technical Overview

Copyright © 2019 Arm Limited or its affiliates. All rights reserved.

Release Information

Document History

<table>
<thead>
<tr>
<th>Issue</th>
<th>Date</th>
<th>Confidentiality</th>
<th>Change</th>
</tr>
</thead>
<tbody>
<tr>
<td>0000</td>
<td>22 March 2019</td>
<td>Non-Confidential</td>
<td>First release for r0p0</td>
</tr>
</tbody>
</table>

Non-Confidential Proprietary Notice

This document is protected by copyright and other related rights and the practice or implementation of the information contained in this document may be protected by one or more patents or pending patent applications. No part of this document may be reproduced in any form by any means without the express prior written permission of Arm. No license, express or implied, by estoppel or otherwise to any intellectual property rights is granted by this document unless specifically stated.

Your access to the information in this document is conditional upon your acceptance that you will not use or permit others to use the information for the purposes of determining whether implementations infringe any third party patents.

THIS DOCUMENT IS PROVIDED “AS IS”. ARM PROVIDES NO REPRESENTATIONS AND NO WARRANTIES, EXPRESS, IMPLIED OR STATUTORY, INCLUDING, WITHOUT LIMITATION, THE IMPLIED WARRANTIES OF MERCHANTABILITY, SATISFACTORY QUALITY, NON-INFRINGEMENT OR FITNESS FOR A PARTICULAR PURPOSE WITH RESPECT TO THE DOCUMENT. For the avoidance of doubt, Arm makes no representation with respect to, and has undertaken no analysis to identify or understand the scope and content of, third party patents, copyrights, trade secrets, or other rights.

This document may include technical inaccuracies or typographical errors.

TO THE EXTENT NOT PROHIBITED BY LAW, IN NO EVENT WILL ARM BE LIABLE FOR ANY DAMAGES, INCLUDING WITHOUT LIMITATION ANY DIRECT, INDIRECT, SPECIAL, INCIDENTAL, PUNITIVE, OR CONSEQUENTIAL DAMAGES, HOWEVER CAUSED AND REGARDLESS OF THE THEORY OF LIABILITY, ARISING OUT OF ANY USE OF THIS DOCUMENT, EVEN IF ARM HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

This document consists solely of commercial items. You shall be responsible for ensuring that any use, duplication or disclosure of this document complies fully with any relevant export laws and regulations to assure that this document or any portion thereof is not exported, directly or indirectly, in violation of such export laws. Use of the word “partner” in reference to Arm’s customers is not intended to create or refer to any partnership relationship with any other company. Arm may make changes to this document at any time and without notice.

If any of the provisions contained in these terms conflict with any of the provisions of any click through or signed written agreement covering this document with Arm, then the click through or signed written agreement prevails over and supersedes the conflicting provisions of these terms. This document may be translated into other languages for convenience, and you agree that if there is any conflict between the English version of this document and any translation, the terms of the English version of the Agreement shall prevail.

The Arm corporate logo and words marked with ® or ™ are registered trademarks or trademarks of Arm Limited (or its subsidiaries) in the US and/or elsewhere. All rights reserved. Other brands and names mentioned in this document may be the trademarks of their respective owners. Please follow Arm’s trademark usage guidelines at http://www.arm.com/company/policies/trademarks.

Copyright © 2019 Arm Limited (or its affiliates). All rights reserved.


110 Fulbourn Road, Cambridge, England CB1 9NJ.

LES-PRE-20349
Additional Notices

Some material in this document is based on IEEE 754-2008 IEEE Standard for Binary Floating-Point Arithmetic. The IEEE disclaims any responsibility or liability resulting from the placement and use in the described manner.

Confidentiality Status

This document is Non-Confidential. The right to use, copy and disclose this document may be subject to license restrictions in accordance with the terms of the agreement entered into by Arm and the party that Arm delivered this document to.

Unrestricted Access is an Arm internal classification.

Product Status

The information in this document is Final, that is for a developed product.

Web Address

http://www.arm.com
Contents
Arm® SSE-123 Example Subsystem Technical Overview

Preface
About this book ............................................................ ................................................. 6
Feedback .......................................................................................................................... 8

Chapter 1 Introduction
1.1 About the SSE-123 Example Subsystem ................................................................. 1-10
1.2 About IoT System on Chip implementations ......................................................... 1-11
1.3 Compliance ............................................................................................................. 1-12
1.4 Product documentation ......................................................................................... 1-13
1.5 Product revisions ................................................................................................. 1-14

Chapter 2 Hardware
2.1 Features of SSE-123 .............................................................................................. 2-16

Chapter 3 Software
3.1 About the software ................................................................................................ 3-18

Appendix A Revisions
A.1 Revisions ............................................................................................................. Appx-A-20
Preface

This preface introduces the *Arm® SSE-123 Example Subsystem Technical Overview*. It contains the following:

- *Feedback* on page 8.
About this book

This book is for the Arm® SSE-123 Example Subsystem.

Product revision status

The rmnp identifier indicates the revision status of the product described in this book, for example, r1p2, where:
- rm Identifies the major revision of the product, for example, r1.
- pn Identifies the minor revision or modification status of the product, for example, p2.

Intended audience

This book is written for system designers, system integrators, and programmers who are designing or programming a System-on-Chip (SoC) that uses the SSE-123.

Using this book

This book is organized into the following chapters:

Chapter 1 Introduction
This chapter provides an overview of the SSE-123 Example Subsystem.

Chapter 2 Hardware
This chapter describes the SSE-123 hardware.

Chapter 3 Software
This chapter describes the software that runs on the SSE-123.

Appendix A Revisions
This appendix describes the technical changes between released issues of this book.

Glossary

The Arm® Glossary is a list of terms used in Arm documentation, together with definitions for those terms. The Arm Glossary does not contain terms that are industry standard unless the Arm meaning differs from the generally accepted meaning.

See the Arm® Glossary for more information.

Typographic conventions

*italic* Introduces special terminology, denotes cross-references, and citations.

*bold* Highlights interface elements, such as menu names. Denotes signal names. Also used for terms in descriptive lists, where appropriate.

*monospace* Denotes text that you can enter at the keyboard, such as commands, file and program names, and source code.

*monospace* Denotes a permitted abbreviation for a command or option. You can enter the underlined text instead of the full command or option name.

*monospace italic* Denotes arguments to monospace text where the argument is to be replaced by a specific value.

*monospace bold* Denotes language keywords when used outside example code.
Encloses replaceable terms for assembler syntax where they appear in code or code fragments. For example:

\[
\text{MRC p15, 0, } \langle \text{Rd}\rangle, \langle \text{CRn}\rangle, \langle \text{CRm}\rangle, \langle \text{Opcode}_2\rangle
\]

**Small capitals**

Used in body text for a few terms that have specific technical meanings, that are defined in the *Arm*® *Glossary*. For example, *implementation defined*, *implementation specific*, *unknown*, and *unpredictable*.

**Timing diagrams**

The following figure explains the components used in timing diagrams. Variations, when they occur, have clear labels. You must not assume any timing information that is not explicit in the diagrams.

Shaded bus and signal areas are undefined, so the bus or signal can assume any value within the shaded area at that time. The actual level is unimportant and does not affect normal operation.

![Figure 1 Key to timing diagram conventions](image_url)

**Signals**

The signal conventions are:

**Signal level**

The level of an asserted signal depends on whether the signal is active-HIGH or active-LOW. Asserted means:

- HIGH for active-HIGH signals.
- LOW for active-LOW signals.

**Lowercase n**

At the start or end of a signal name denotes an active-LOW signal.

**Additional reading**

**Arm publications**

This book contains information that is specific to this product. See the following documents for other relevant information:


The following confidential books are only available to licensees:

- *Arm*® *SSE*-123 Example Subsystem Configuration and Integration Manual (101372).
- *Arm*® *SSE*-123 Example Subsystem Release Note (PJDOC-1779577084-12680).
- *Arm*® *SSE*-123 Example Subsystem Analysis Report (PJDOC-1779577084-12626).
- *Arm*® *SSE*-123 Example Subsystem Verification Summary Report (PJDOC-1779577084-12347).
Feedback

Feedback on this product

If you have any comments or suggestions about this product, contact your supplier and give:
• The product name.
• The product revision or version.
• An explanation with as much information as you can provide. Include symptoms and diagnostic procedures if appropriate.

Feedback on content

If you have comments on content then send an e-mail to errata@arm.com. Give:
• The title Arm SSE-123 Example Subsystem Technical Overview.
• The number 101371_0000_0000_en.
• If applicable, the page number(s) to which your comments refer.
• A concise explanation of your comments.

Arm also welcomes general suggestions for additions and improvements.

Note

Arm tests the PDF only in Adobe Acrobat and Acrobat Reader, and cannot guarantee the quality of the represented document when used with any other PDF reader.
Chapter 1
Introduction

This chapter provides an overview of the SSE-123 Example Subsystem.

It contains the following sections:

• 1.1 About the SSE-123 Example Subsystem on page 1-10.
• 1.2 About IoT System on Chip implementations on page 1-11.
• 1.3 Compliance on page 1-12.
• 1.4 Product documentation on page 1-13.
• 1.5 Product revisions on page 1-14.
1.1 About the SSE-123 Example Subsystem

The SSE-123 Example Subsystem integrates a subsystem of key Arm components that implement core functionality of a system targeting Internet of Things (IoT) System on Chip (SoC) designs.

The subsystem can be implemented as a standalone single core system or as part of a multiprocessor system.

The following figure shows a block diagram of the SSE-123 Example Subsystem.

![SSE-123 Example Subsystem block diagram](image)

**Figure 1-1  SSE-123 Example Subsystem block diagram**

The block diagram shows all the key integrated components and interfaces.
1.2 About IoT System on Chip implementations

The SSE-123 Example Subsystem must be extended to create an IoT SoC. A complete system typically contains the following components:

**Compute subsystem**

The compute subsystem consists of a single Cortex®-M23 processor and associated bus, debug, controller, peripherals, and interface logic supplied by Arm.

**Reference system memory and peripherals**

SRAM is part of the SSE-123 Example Subsystem, but an SoC requires extra memory, control, and peripheral components beyond the minimum subsystem components. Flash memory, for example, is not provided with the SSE-123 Example Subsystem.

**Communication interface**

The endpoint must have some way of communicating with other nodes or masters in the system. This interface could be WiFi, Bluetooth, or a wired connection.

**Sensor or control component**

To be useful as an endpoint, the reference design is typically extended by adding sensors or control logic such as temperature input or motor control output.

**Software development environment**

Arm provides a complete software development environment which includes the Mbed™ operating system, Arm or GNU (GCC) compilers and debuggers, and firmware.

Custom peripherals typically require corresponding third-party firmware that can be integrated into the software stack.

This section contains the following subsection:

- 1.2.1 IoT hardware and software on page 1-11.

1.2.1 IoT hardware and software

The following figure shows a block diagram of the hardware and software in an IoT system.

![Figure 1-2 Hardware and software solution](image-url)
1.3 Compliance

The SSE-123 Example Subsystem complies with, or implements, the specifications that this section describes. This document complements architecture reference manuals, architecture specifications, protocol specifications, and relevant external standards. It does not duplicate information from these sources.

This section contains the following subsections:

- 1.3.1 Arm architecture on page 1-12.
- 1.3.2 Security architecture on page 1-12.
- 1.3.3 Interrupt controller architecture on page 1-12.
- 1.3.4 Advanced Microcontroller Bus Architecture (AMBA®) on page 1-12.
- 1.3.5 Debug architecture on page 1-12.
- 1.3.6 Power control architecture on page 1-12.

1.3.1 Arm architecture

The Cortex-M23 processor in the subsystem implements the Armv8-M Baseline Architecture with Security Extension.

See the Arm®v8-M Architecture Reference Manual.

1.3.2 Security architecture

The SSE-123 is designed to facilitate implementation of a TBSA-M compliant system.

See the Arm® Platform Security Architecture - Trusted Base System Architecture for Armv8-M.

1.3.3 Interrupt controller architecture

The SSE-123 implements Arm Nested Vector Interrupt Controller (NVIC) and Arm Wakeup Interrupt Controller (WIC).


1.3.4 Advanced Microcontroller Bus Architecture (AMBA®)

The SSE-123 implements the following interface protocol architectures:

- Advanced High-Performance Bus 5 (AHB5). See the AMBA® 5 AHB Protocol Specification.
- Low-Power Interface (LPI), Q-Channel, and P-Channel. See the AMBA® Low Power Interface Specification.

1.3.5 Debug architecture

The SSE-123 implements the Arm Debug Interface Architecture 5 (ADIv5)-compliant debug interfaces.

See the Arm® Debug Interface Architecture Specification, ADIv5.0 to ADIv5.2.

1.3.6 Power control architecture

The SSE-123 implements the framework for system power control that the Arm Power Control System Architecture (PCSA) Version 2.0 specification defines.

See the Arm® Power Control System Architecture Specification Version 2.0.
1.4 Product documentation

This section describes the SSE-123 product documentation in relation to the design flow.

This section contains the following subsection:

• 1.4.1 Documentation on page 1-13.

1.4.1 Documentation

The SSE-123 Example Subsystem documentation is as follows:

Technical Overview

The Technical Overview (TO) provides a high-level overview of the SSE-123 Example Subsystem:

• Hardware.
• Software.


The Technical Reference Manual (TRM) describes the functionality and the effects of functional options on the behavior of the SSE-123 Example Subsystem. It is required at all stages of the design flow. The choices that are made in the design flow can mean that some behaviors that are described in the TRM are not relevant. If you are programming the SSE-123, then contact:

• The implementer to determine:
  — The build configuration of the implementation.
  — The integration, if any, that was performed before implementing the SSE-123.
• The integrator to determine the pin configuration of the device that you are using.

Configuration and Integration Manual

The Configuration and Integration Manual (CIM) describes:

• The available build configuration options and related issues in selecting them.
• Guidelines on how to integrate the SSE-123 Example Subsystem into an SoC.
• The SSE-123 Integration component, providing examples of integration with Arm eFlash and debug products.
• The processes to sign off the configuration, integration, and physical implementation of the design.

The CIM is a confidential book that is only available to licensees.

Verification Summary Report

The Verification Summary Report (VSR) describes:

• An overview of verification performed on the SSE-123 Example Subsystem.
• The verification quality definition for the subsystem.
• Configurations of the subsystem verified.
• A summary of verification results.

The VSR is a confidential book that is only available to licensees.

Subsystem Analysis Report

The Subsystem Analysis Report (SAR) describes:

• Performance characteristics of the SSE-123 Example Subsystem.
• Processor performance analysis and benchmark results.
• Performance analysis of memory system bandwidth and latency.

The SAR is a confidential book that is only available to licensees.
1.5 Product revisions

This section describes the differences in functionality between product revisions:

r0p0 First release.
Chapter 2
Hardware

This chapter describes the SSE-123 hardware.

It contains the following section:
• 2.1 Features of SSE-123 on page 2-16.
2.1 Features of SSE-123

The SSE-123 Example Subsystem provides the following features:

- A Cortex-M23 processor, including Armv8-M Security Extensions.
- A single bank of system SRAM.
- CoreLink™ SIE-200 System IP for Embedded:
  - AHB5 bus matrix.
  - Memory Protection Controller (MPC).
  - Peripheral Protection Controller (PPC).
  - AHB5 to APB4 bridge.
  - AHB5 to SRAM controller.
- CoreLink PCK-600 Power Control Kit:
  - Power Policy Unit (PPU).
  - Clock controller.
  - Low-Power Distributor Q-Channel (LPD-Q).
- Implementation Defined Attribution Unit (IDAU).
- Cortex-M23 processor Wakeup Interrupt Controller (WIC).
- System Timer and Watchdog.
- System Control and Security Control Registers.
- Optional Cortex-M23 processor Debug components:
  - Embedded Trace Macrocell (ETM).
  - Cross Trigger Interface (CTI).
  - Debug APB interconnect.
Chapter 3
Software

This chapter describes the software that runs on the SSE-123.

It contains the following section:

• 3.1 About the software on page 3-18.
3.1 About the software

Application processor firmware, which is available separately, consists of the code that is required to boot the subsystem up to the point where the OS execution starts. Contact your Arm representative for details on the software and its location.

The firmware contains:

- Trusted Firmware for M-class (TF-M) that separates the Secure and Non-secure execution environment.
- Cortex Microcontroller Software Interface Standard (CMSIS) compliant drivers.
- Mbed OS driver support and code for applicable peripherals.

--- Note ---

For more information on Mbed OS, see mbed.com.
Appendix A
Revisions

This appendix describes the technical changes between released issues of this book.

It contains the following section:
• *A.1 Revisions* on page Appx-A-20.
A.1 Revisions

This appendix describes the technical changes between released issues of this book.

<table>
<thead>
<tr>
<th>Change</th>
<th>Location</th>
<th>Affects</th>
</tr>
</thead>
<tbody>
<tr>
<td>First release</td>
<td>-</td>
<td>-</td>
</tr>
</tbody>
</table>