ARM Embedded Trace Macrocell
CoreSight™ ETM™-A5

Product Revision r0

Software Developers Errata Notice

Non-Confidential - Released
Software Developers Errata Notice

Copyright © 2012 ARM. All rights reserved.

Non-Confidential Proprietary Notice

This document is protected by copyright and the practice or implementation of the information herein may be protected by one or more patents or pending applications. No part of this document may be reproduced in any form by any means without the express prior written permission of ARM. No license, express or implied, by estoppel or otherwise to any intellectual property rights is granted by this document.

This document is Non-Confidential but any disclosure by you is subject to you providing the recipient the conditions set out in this notice and procuring the acceptance by the recipient of the conditions set out in this notice.

Your access to the information in this document is conditional upon your acceptance that you will not use, permit or procure others to use the information for the purposes of determining whether implementations infringe your rights or the rights of any third parties.

Unless otherwise stated in the terms of the Agreement, this document is provided “as is”. ARM makes no representations or warranties, either express or implied, included but not limited to, warranties of merchantability, fitness for a particular purpose, or non-infringement, that the content of this document is suitable for any particular purpose or that any practice or implementation of the contents of the document will not infringe any third party patents, copyrights, trade secrets, or other rights. Further, ARM makes no representation with respect to, and has undertaken no analysis to identify or understand the scope and content of such third party patents, copyrights, trade secrets, or other rights.

This document may include technical inaccuracies or typographical errors.

TO THE EXTENT NOT PROHIBITED BY LAW, IN NO EVENT WILL ARM BE LIABLE FOR ANY DAMAGES, INCLUDING WITHOUT LIMITATION ANY DIRECT LOSS, LOST REVENUE, LOST PROFITS OR DATA, SPECIAL, INDIRECT, CONSEQUENTIAL, INCIDENTAL OR PUNITIVE DAMAGES, HOWEVER CAUSED AND REGARDLESS OF THE THEORY OF LIABILITY, ARISING OUT OF OR RELATED TO ANY FURNISHING, PRACTICING, MODIFYING OR ANY USE OF THIS DOCUMENT, EVEN IF ARM HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Words and logos marked with ® or TM are registered trademarks or trademarks, respectively, of ARM Limited. Other brands and names mentioned herein may be the trademarks of their respective owners. Unless otherwise stated in the terms of the Agreement, you will not use or permit others to use any trademark of ARM Limited.

This document consists solely of commercial items. You shall be responsible for ensuring that any use, duplication or disclosure of this document complies fully with any relevant export laws and regulations to assure that this document or any portion thereof is not exported, directly or indirectly, in violation of such export laws.

In this document, where the term ARM is used to refer to the company it means “ARM or any of its subsidiaries as appropriate”.

Copyright © 2012 ARM Limited 110 Fulbourn Road, Cambridge, England CB1 9NJ. All rights reserved.

Web Address

http://www.arm.com

Feedback on content

If you have any comments on content, then send an e-mail to errata@arm.com. Give:

- the document title
- the document number, ARM-EPM-027734
- the page numbers to which your comments apply
- a concise explanation of your comments.

ARM also welcomes general suggestions for additions and improvements.
Release Information

Errata are listed in this section if they are new to the document, or marked as “updated” if there has been any change to the erratum text in Chapter 2. Fixed errata are not shown as updated unless the erratum text has changed. The summary table in section 2.2 identifies errata that have been fixed in each product revision.

04 Oct 2012: Changes in Document v1

<table>
<thead>
<tr>
<th>Page</th>
<th>Status</th>
<th>ID</th>
<th>Cat</th>
<th>Rare</th>
<th>Summary of Erratum</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
<td>New</td>
<td>732696</td>
<td>CatB</td>
<td></td>
<td>Timestamp may be incomplete after reprogramming</td>
</tr>
<tr>
<td>8</td>
<td>New</td>
<td>744829</td>
<td>CatB</td>
<td></td>
<td>ETM can generate corrupt trace when timestamping is enabled</td>
</tr>
<tr>
<td>9</td>
<td>New</td>
<td>771119</td>
<td>CatC</td>
<td></td>
<td>ETMSR[1] might be set when ETM is not empty</td>
</tr>
</tbody>
</table>
CHAPTER 1.
INTRODUCTION
1.1. Scope of this document
1.2. Categorization of errata

CHAPTER 2.
ERRATA DESCRIPTIONS
2.1. Product Revision Status
2.2. Revisions Affected
2.3. Category A
2.4. Category A (Rare)
2.5. Category B

732696: Timestamp may be incomplete after reprogramming

744829: ETM can generate corrupt trace when timestamping is enabled

2.6. Category B (Rare)
2.7. Category C

771119: ETMSR[1] might be set when ETM is not empty
Chapter 1.
Introduction

This chapter introduces the errata notice for the ARM CoreSight ETM-A5 Embedded Trace Macrocell

1.1. Scope of this document

This document describes errata categorized by level of severity. Each description includes:

- the current status of the defect
- where the implementation deviates from the specification and the conditions under which erroneous behavior occurs
- the implications of the erratum with respect to typical applications
- the application and limitations of a ‘work-around’ where possible

This document describes errata that may impact anyone who is developing software that will run on implementations of this ARM product.

1.2. Categorization of errata

Errata recorded in this document are split into the following levels of severity:

<table>
<thead>
<tr>
<th>Errata Type</th>
<th>Definition</th>
</tr>
</thead>
<tbody>
<tr>
<td>Category A</td>
<td>A critical error. No workaround is available or workarounds are impactful. The error is likely to be common for many systems and applications.</td>
</tr>
<tr>
<td>Category A(rare)</td>
<td>A critical error. No workaround is available or workarounds are impactful. The error is likely to be rare for most systems and applications. Rare is determined by analysis, verification and usage.</td>
</tr>
<tr>
<td>Category B</td>
<td>A significant error or a critical error with an acceptable workaround. The error is likely to be common for many systems and applications.</td>
</tr>
<tr>
<td>Category B(rare)</td>
<td>A significant error or a critical error with an acceptable workaround. The error is likely to be rare for most systems and applications. Rare is determined by analysis, verification and usage.</td>
</tr>
<tr>
<td>Category C</td>
<td>A minor error.</td>
</tr>
</tbody>
</table>
Chapter 2.
Errata Descriptions

2.1. Product Revision Status

The \textit{r}pn identifier indicates the revision status of the product described in this book, where:

\begin{itemize}
  \item \textit{rn} Identifies the major revision of the product.
  \item \textit{pn} Identifies the minor revision or modification status of the product.
\end{itemize}

2.2. Revisions Affected

Table 2 below lists the product revisions affected by each erratum. A cell marked with \checkmark indicates that the erratum affects the revision shown at the top of that column. This document includes errata that affect revision r0 only. Refer to the reference material supplied with your product to identify the revision of the IP.

\begin{table}[h]
\centering
\begin{tabular}{|c|c|p{0.6\textwidth}|p{0.1\textwidth}|p{0.1\textwidth}|p{0.1\textwidth}|}
\hline
ID & Cat & Rare & Summary of Erratum & r0 & r1 & r2 \\
\hline
744829 & CatB & & ETM can generate corrupt trace when timestamping is enabled & X & X & X \\
732696 & CatB & & Timestamp may be incomplete after reprogramming & X \\
771119 & CatC & & ETMSR[1] might be set when ETM is not empty & X & X & X \\
\hline
\end{tabular}
\caption{Revisions Affected}
\end{table}
2.3. **Category A**

There are no errata in this category

2.4. **Category A (Rare)**

There are no errata in this category

2.5. **Category B**

**732696: Timestamp may be incomplete after reprogramming**

**Category B**

**Products Affected:** CoreSight ETM-A5.

**Present in:** r0p0

**Description**

ETM-A5 can be configured to insert timestamp packets in the trace stream.

The ETMv3.5 architecture requires that a full timestamp packet is inserted at a convenient point after the programming bit is cleared.

As a result of this erratum a partial rather than full timestamp packet may be output when programming bit is cleared for the second or subsequent times after the ETM-A5 is reset. This will mean that it will not be possible to determine the upper bits of the timestamp packet until the next full timestamp packet is output.

**Conditions**

The following sequence must occur:

1) The ETM is enabled with the Timestamping enable bit, Register 0x0 (Main Control Register) bit [28], set.
2) The ETM is disabled by setting the Programming bit, Register 0x0 (Main Control Register) bit [10].
3) The ETM-A5 is re-enabled by clearing the Programming bit, with the Timestamping enable bit set.

**Implications**

If a partial timestamp is output following the clearing of the programming bit, it will not be possible to determine the upper bits of the timestamp packet until the next full timestamp packet is output.

Trace is not corrupted.

**Workaround**

These workarounds are for users or tool vendors.

To mitigate the impact of the erratum, increase the synchronisation frequency. This will mean that synchronisation points resulting in the generation of a full timestamp packet will occur more frequently.

To prevent this erratum from occurring, reset the ETM following a trace session before reprogramming.
**744829:** ETM can generate corrupt trace when timestamping is enabled

**Category B**

**Products Affected:** CoreSight ETM-A5.

**Present in:** r0p0, r0p1, r0p2

**Description**

The ETM-A5 macrocell can generate corrupt trace when timestamping is enabled, caused by a conflict between prioritizing timestamp packets and alignment synchronization (A-sync) packets. On rare occasions, this can occur when trace restarts after a gap in the trace.

The correct behaviour is to output a timestamp packet, followed by an A-sync packet, followed by an I-sync packet. Because of this erratum, the ETM outputs a timestamp packet, followed by up to 6 bytes of corrupt data, followed by an I-sync packet.

The quantity of corrupt data depends upon the size of the timestamp packet as shown in the following table:

<table>
<thead>
<tr>
<th>Timestamp packet size</th>
<th>Number of corrupt bytes</th>
</tr>
</thead>
<tbody>
<tr>
<td>2</td>
<td>6</td>
</tr>
<tr>
<td>3</td>
<td>6</td>
</tr>
<tr>
<td>4</td>
<td>6</td>
</tr>
<tr>
<td>5</td>
<td>6</td>
</tr>
<tr>
<td>6</td>
<td>5</td>
</tr>
<tr>
<td>7</td>
<td>4</td>
</tr>
<tr>
<td>8</td>
<td>3</td>
</tr>
<tr>
<td>9</td>
<td>2</td>
</tr>
<tr>
<td>10</td>
<td>1</td>
</tr>
</tbody>
</table>

In all cases, the final byte of corrupt data has the value 0x80.

**Conditions**

All of the following conditions must occur:

- The ETM is enabled with the Timestamping enable bit set (bit [28] of register 0x0, ETMCR - Main Control Register)
- There is a gap in the trace, either because trace is being filtered or because the ETM internal trace buffer overflows
- A timestamp is output on the same cycle as trace restarts after the gap

Timestamps are output for a number of reasons, such a periodic synchronization, external synchronization requests, and timestamp events.

**Implications**

The trace cannot be analysed until the next A-Sync packet is output. This erratum also causes another synchronization request to occur, meaning another A-Sync packet will appear soon after the corrupt data. This should minimise the amount of trace data which is corrupted.

**Workaround**

If Timestamping is enabled there is no workaround to prevent the erratum. However, it is possible to determine if the erratum has occurred when analysing the trace stream because the last corrupt byte is 0x80, this byte is a known distance from the timestamp packet, and this byte is always followed by an I-Sync packet. When analysing the trace stream, if the last byte of the possibly corrupt data after a timestamp is not 0x80, or the byte after the last byte of possibly corrupt data is not an I-Sync header, then the erratum has not occurred.
2.6. Category B (Rare)

There are no errata in this category

2.7. Category C

771119: ETMSR[1] might be set when ETM is not empty

Category C
Products Affected: CoreSight ETM-A5.
Present in: r0p0, r0p1, r0p2

Description
The ETM-A5 macrocell includes a status register bit (ETMSR[1]) which indicates the state of the trace unit following a request to disable the ETM functions, made by writing to the programming bit in the control register (ETMCR[10]).

One function of the programming bit is to disable the trace port and to empty the FIFO. Due to this erratum, this does not occur correctly if the ATB interface is operated at a lower clock frequency than the ETM using the clock-enable signal ATCLKEN.

Configurations Affected
To be affected by this erratum, all of the following must apply:

- The ETM-A5 macrocell must be used in a system where the ATB clock, ATCLK, is synchronous to the ETM-A5 clock CLK
- The ATCLK frequency is lower than the ETM-A5 clock frequency and the ATCLKEN signal is used to synchronise the trace interface to the ETM-A5 clock domain

Conditions
1) The programming bit in ETMCR is set using the APB interface
2) The associated programming bit is read from the ETMSR as 1

Implications
The following data items can be observed on the ATB interface after the ETMSR programming bit indicates that the ETM is empty:

- An item of trace data which had left the FIFO before ETMCR[10] was set but was stalled on the ATB interface
- A trigger event generated in the cycle in which the FIFO became empty

In both these cases the pending data or trigger is correctly written out to the ATB interface.

Workaround
There is no workaround for this erratum.